Low-Cost Allocator Implementations for Networks-on-Chip Routers

被引:0
|
作者
Zhang, Min [1 ]
Choy, Chiu-Sing [1 ]
机构
[1] Chinese Univ Hong Kong, Dept Elect Engn, Shatin, Hong Kong, Peoples R China
关键词
D O I
10.1155/2009/415646
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Cost-effective Networks-on-Chip (NoCs) routers are important for future SoCs and embedded devices. Implementation results show that the generic virtual channel allocator (VA) and the generic switch allocator (SA) of a router consume large amount of area and power. In this paper, after a careful study of the working principle of a VA and the utilization statistics of its arbiters, opportunities to simplify the generic VA are identified. Then, the deadlock problem for a combined switch and virtual channel allocator (SVA) is studied. Next, the impact of the VA simplification on the router critical paths is analyzed. Finally, the generic architecture and two low-cost architectures proposed (the look-ahead, and the SVA) are evaluated with a cycle-accurate network simulator and detailed VLSI implementations. Results show that both the look-ahead and the SVA significantly reduce area and power compared to the generic architecture. Furthermore, cost savings are achieved without performance penalty. wig Kong Copyright (C) 2009 M. Zhang and C.-S. Choy.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] Low-cost VC allocator design for virtual channel wormhole routers in networks-on-chip
    Zhang, Min
    Choy, Chiu-Sing
    [J]. NOCS 2008: SECOND IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 207 - 208
  • [2] Allocator Implementations for Network-on-Chip Routers
    Becker, Daniel U.
    Dally, William J.
    [J]. PROCEEDINGS OF THE CONFERENCE ON HIGH PERFORMANCE COMPUTING NETWORKING, STORAGE AND ANALYSIS, 2009,
  • [3] Low-cost Congestion Detection Mechanism for Networks-on-chip
    Han, Zhengqian
    Meyer, Michael Conrad
    Jiang, Xin
    Watanabe, Takahiro
    [J]. 2019 IEEE 13TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANY-CORE SYSTEMS-ON-CHIP (MCSOC 2019), 2019, : 157 - 163
  • [4] A Low-Cost Test Solution for Reliable Communication in Networks-on-Chip
    Bhowmik, Biswajit
    Biswas, Santosh
    Deka, Jatindra Kumar
    Bhattacharya, Bhargab B.
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2019, 35 (02): : 215 - 243
  • [5] A Low-Cost Test Solution for Reliable Communication in Networks-on-Chip
    Biswajit Bhowmik
    Santosh Biswas
    Jatindra Kumar Deka
    Bhargab B. Bhattacharya
    [J]. Journal of Electronic Testing, 2019, 35 (2) : 215 - 243
  • [6] Performance analysis of networks-on-chip routers
    Elmiligi, Haytham
    Morgan, Ahmed A.
    El-Kharashi, M. Watheq
    Gebali, Fayez
    [J]. IDT 2007: SECOND INTERNATIONAL DESIGN AND TEST WORKSHOP, PROCEEDINGS, 2007, : 232 - +
  • [7] Optical routers for photonic networks-on-chip
    Yang, Lin
    Ji, Ruiqiang
    Zhang, Lei
    Tian, Yonghui
    Ding, Jianfeng
    Chen, Hongtao
    Lu, Yangyang
    Zhou, Ping
    Zhu, Weiwei
    [J]. OPTOELECTRONIC MATERIALS AND DEVICES VI, 2011, 8308
  • [8] Optical routers for photonic networks-on-chip
    Yang, Lin
    Li, Ruiqiang
    Zhang, Lei
    Tian, Yonghui
    Ding, Lianfeng
    Chen, Hongtao
    Lu, Yangyang
    Zhou, Ping
    Zhu, Weiwei
    [J]. 2011 ASIA COMMUNICATIONS AND PHOTONICS CONFERENCE AND EXHIBITION (ACP), 2012,
  • [9] The Need for Reconfigurable Routers in Networks-on-Chip
    Matos, Debora
    Concatto, Caroline
    Carro, Luigi
    Kastensmidt, Fernanda
    Susin, Altamiro
    [J]. RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2009, 5453 : 275 - 280
  • [10] Queue modeling and implementation for networks-on-chip routers
    Elmiligi, Haytham
    El-Kharashi, M. Watheq
    Gebali, Fayez
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2007, 16 (06) : 981 - 996