Low-cost VC allocator design for virtual channel wormhole routers in networks-on-chip

被引:0
|
作者
Zhang, Min [1 ]
Choy, Chiu-Sing [1 ]
机构
[1] Chinese Univ Hong Kong, Dept Elect Engn, Hong Kong, Hong Kong, Peoples R China
关键词
D O I
10.1109/NOCS.2008.12
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Through low-level simulation and analysis, we find that the virtual channel allocator (VA) consumes large area and power while it is not critical in the performances of a NoC. Thus, it is possible to reduce the costs of VA with only a small penalty in network performances. This paper proposes two low-cost VA architectures: look-ahead VA and unfair VA. Compared with a general VA, the look ahead VA reduces the number of both input VC arbiters and output VC arbiters while the unfair VA decreases the size of the output VC arbiters. Our experiments based on UMC 130 nm SP library show that the two architectures jointly save area cost by 70.95% and power consumption by 76.21% with nearly no adverse effect on network latency and throughput. To the best of our knowledge, it is the first time a VC allocator design is optimized in the context of NoC.
引用
收藏
页码:207 / 208
页数:2
相关论文
共 50 条
  • [1] Low-Cost Allocator Implementations for Networks-on-Chip Routers
    Zhang, Min
    Choy, Chiu-Sing
    VLSI DESIGN, 2009,
  • [2] Low-cost Congestion Detection Mechanism for Networks-on-chip
    Han, Zhengqian
    Meyer, Michael Conrad
    Jiang, Xin
    Watanabe, Takahiro
    2019 IEEE 13TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANY-CORE SYSTEMS-ON-CHIP (MCSOC 2019), 2019, : 157 - 163
  • [3] A Low-Cost Test Solution for Reliable Communication in Networks-on-Chip
    Bhowmik, Biswajit
    Biswas, Santosh
    Deka, Jatindra Kumar
    Bhattacharya, Bhargab B.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2019, 35 (02): : 215 - 243
  • [4] A Low-Cost Test Solution for Reliable Communication in Networks-on-Chip
    Biswajit Bhowmik
    Santosh Biswas
    Jatindra Kumar Deka
    Bhargab B. Bhattacharya
    Journal of Electronic Testing, 2019, 35 (2) : 215 - 243
  • [5] Low-latency virtual-channel routers for on-chip networks
    Mullins, R
    West, A
    Moore, S
    31ST ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2004, : 188 - 197
  • [6] A Low-power Low-cost Optical Router for Optical Networks-on-Chip in Multiprocessor Systems-on-Chip
    Gu, Huaxi
    Mo, Kwai Hung
    Xu, Jiang
    Zhang, Wei
    2009 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2009, : 19 - +
  • [7] Optical Routers with Ultra-Low Power Consumption for Photonic Networks-on-Chip
    Yang, Lin
    Ji, Ruiqiang
    Zhang, Lei
    Ding, Jianfeng
    Tian, Yonghui
    Zhou, Ping
    Lu, Yangyang
    Zhu, Weiwei
    2012 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2012,
  • [8] Data Encoding for Low-Power in Wormhole-Switched Networks-on-Chip
    Palesi, Maurizio
    Fazzino, Fabrizio
    Ascia, Giuseppe
    Catania, Vincenzo
    PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 119 - 126
  • [9] Low-Power Coding for Networks-on-Chip with Virtual Channels
    Garcia-Ortiz, Alberto
    Indrusiak, Leandro S.
    Murgan, Tudor
    Glesner, Manfred
    JOURNAL OF LOW POWER ELECTRONICS, 2009, 5 (01) : 77 - 84
  • [10] Exploring Virtual-Channel Architecture in FPGA based Networks-on-Chip
    Lu, Ye
    McCanny, John
    Sezer, Sakir
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 302 - 307