共 50 条
- [4] Design of a low power 60GHz OOK receiver in 65nm CMOS technology [J]. PROCEEDINGS OF THE 2012 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2012, : 22 - 24
- [7] A universal low-noise analog receiver baseband in 65-nm CMOS [J]. Analog Integrated Circuits and Signal Processing, 2010, 65 : 225 - 238
- [8] A 2.4 GHz CMOS Ultra Low Power Low Noise Amplifler Design with 65 nm CMOS Technology [J]. 2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1480 - 1483
- [9] A 131.5-137.5 GHz Low-Power Sub-Harmonic Receiver Using a 65-nm CMOS Technology [J]. IEEE ACCESS, 2024, 12 : 92787 - 92796
- [10] A W-Band Low Noise Amplifier with High Gain and Low Noise Figure in 65-nm CMOS [J]. 2022 IEEE MTT-S INTERNATIONAL MICROWAVE WORKSHOP SERIES ON ADVANCED MATERIALS AND PROCESSES FOR RF AND THZ APPLICATIONS, IMWS-AMP, 2022,