Security improvement in embedded systems via an efficient hardware bound checking architecture

被引:1
|
作者
Grasser, Michael Georg [1 ]
机构
[1] Graz Univ Technol, Inst Tech Informat, Graz, Austria
关键词
Computer hardware; Data security; Digital storage;
D O I
10.1108/17440080710829270
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Purpose - Embedded technologies are one of the fastest growing sectors in information technology today and they are still open fields with many business opportunities. Hardly any new product reaches the market without embedded systems components any more. However, the main technical challenges include the design and integration, as well as providing the necessary degree of security in an embedded system. This paper aims to focus on a new processor architecture introduced to face security issues. Design/methodology/approach - In the short term, the main idea of this paper focuses on the implementation of a method for the improvement of code security through measurements in hardware that can be transparent to software developers. It was decided to develop a processor core extension that provides an improved capability against software vulnerabilities and improves the security of target systems passively. The architecture directly executes bound checking in hardware without performance loss, whereas checking in software would make any application intolerably slow. Findings - Simulation results demonstrated that the proposed design offers a higher performance and security, when compared with other solutions. For the implementation of the Secure CPU, the SPARC V8-based LEON 2 processor from Gaisler Research was used. The processor core was adapted and finally synthesised for a GR-XC3S-1500 board and extended. Originality/value - As numerically, most systems run on dedicated hardware and not on high-performance general purpose processors. There certainly exists a market even for new hardware to be used in real applications. Thus, the experience from the related project work can lead to valuable and marketable results for businesses and academics.
引用
收藏
页码:153 / +
页数:21
相关论文
共 50 条
  • [21] OpenMax Hardware Native Support for Efficient Multimedia Embedded Systems
    Barba, Jesus
    de la Fuente, David
    Rincon, Fernando
    Moya, Francisco
    Carlos Lopez, Juan
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2010, 56 (03) : 1722 - 1729
  • [22] Efficient hardware/software partitioning approach for embedded multiprocessor systems
    Lin, Tzong-Yen
    Hung, Yu-Ting
    Chang, Rong-Guey
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 231 - +
  • [23] OpenMax Hardware Native Support for Efficient Multimedia Embedded Systems
    Barba, J.
    de la Fuente, D.
    Rincon, F.
    Lopez, J. C.
    2010 DIGEST OF TECHNICAL PAPERS INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS ICCE, 2010,
  • [24] A simplified rectification method and its hardware architecture for embedded multimedia systems
    Hyun, Jongkil
    Moon, Byungin
    MULTIMEDIA TOOLS AND APPLICATIONS, 2017, 76 (19) : 19761 - 19779
  • [25] A simplified rectification method and its hardware architecture for embedded multimedia systems
    Jongkil Hyun
    Byungin Moon
    Multimedia Tools and Applications, 2017, 76 : 19761 - 19779
  • [26] EXPLORING HARDWARE FRIENDLY BOTTLENECK ARCHITECTURE IN CNN FOR EMBEDDED COMPUTING SYSTEMS
    Lei, Xing
    Liu, Longjun
    Zhou, Zhiheng
    Sun, Hongbin
    Zheng, Nanning
    2019 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2019, : 4180 - 4184
  • [27] An Efficient Selection-Based kNN Architecture for Smart Embedded Hardware Accelerators
    Younes, Hamoud
    Ibrahim, Ali
    Rizk, Mostafa
    Valle, Maurizio
    IEEE OPEN JOURNAL OF CIRCUITS AND SYSTEMS, 2021, 2 : 534 - 545
  • [28] A Memory-Efficient Hardware Architecture for Connected Component Labeling in Embedded System
    Zhao, Chen
    Gao, Wu
    Nie, Feiping
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2020, 30 (09) : 3238 - 3252
  • [29] An Efficient Selection-Based kNN Architecture for Smart Embedded Hardware Accelerators
    Younes H.
    Ibrahim A.
    Rizk M.
    Valle M.
    IEEE Open Journal of Circuits and Systems, 2021, 2 : 534 - 545
  • [30] A hardware efficient VLSI architecture for FFT processor in OFDM systems
    Wu, JM
    Liu, K
    Shen, B
    Min, R
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 82 - 85