共 50 条
- [2] Low-area and high-speed approximate matrix-vector multiplier 2015 IEEE 18TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS 2015), 2015, : 23 - 28
- [3] A low-area, low-power programmable frequency multiplier for DLL based clock synthesizers PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1460 - 1463
- [4] Design of Low-Area and High Speed Pipelined Single Precision Floating Point Multiplier 2020 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2020, : 1259 - 1264
- [5] A modular technique of Booth encoding and Vedic multiplier for low-area and high-speed applications Scientific Reports, 13
- [8] A LOW-AREA AND LOW-LATENCY NETWORK ON CHIP 2010 23RD CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2010,
- [9] A low-area interconnect architecture for chip multiprocessors PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2857 - 2860
- [10] A Low-area Hardware and Architecture Design of Truncation- and Rounding-Based Approximate Multiplier for Artificial Intelligence Applications 2024 11TH INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-TAIWAN, ICCE-TAIWAN 2024, 2024, : 561 - 562