Low-Area Wallace Multiplier

被引:6
|
作者
Asif, Shahzad [1 ]
Kong, Yinan [1 ]
机构
[1] Macquarie Univ, Dept Engn, Sydney, NSW 2109, Australia
关键词
D O I
10.1155/2014/343960
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multiplication is one of the most commonly used operations in the arithmetic. Multipliers based on Wallace reduction tree provide an area-efficient strategy for high speed multiplication. A number of modifications are proposed in the literature to optimize the area of the Wallace multiplier. This paper proposed a reduced-area Wallace multiplier without compromising on the speed of the original Wallace multiplier. Designs are synthesized using Synopsys Design Compiler in 90 nm process technology. Synthesis results show that the proposed multiplier has the lowest area as compared to other tree-based multipliers. The speed of the proposed and reference multipliers is almost the same.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Design of low-power low-area asynchronous iterative multiplier
    You, Heng
    Hei, Yong
    Yuan, Jia
    Tang, Weidi
    Bai, Xu
    Qiao, Shushan
    IEICE ELECTRONICS EXPRESS, 2019, 16 (11)
  • [2] Low-area and high-speed approximate matrix-vector multiplier
    Chen, I-Che
    Hayes, John P.
    2015 IEEE 18TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS 2015), 2015, : 23 - 28
  • [3] A low-area, low-power programmable frequency multiplier for DLL based clock synthesizers
    Faisal, Md Ibrahim
    Bayoumi, Magdy A.
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1460 - 1463
  • [4] Design of Low-Area and High Speed Pipelined Single Precision Floating Point Multiplier
    Krishnan, Thiruvenkadam
    Saravanan, S.
    2020 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2020, : 1259 - 1264
  • [5] A modular technique of Booth encoding and Vedic multiplier for low-area and high-speed applications
    C. M. Kalaiselvi
    R. S. Sabeenian
    Scientific Reports, 13
  • [6] A modular technique of Booth encoding and Vedic multiplier for low-area and high-speed applications
    Kalaiselvi, C. M.
    Sabeenian, R. S.
    SCIENTIFIC REPORTS, 2023, 13 (01)
  • [7] BZ-FAD: A Low-Power Low-Area Multiplier Based on Shift-and-Add Architecture
    Mottaghi-Dastjerdi, M.
    Afzali-Kusha, A.
    Pedram, M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (02) : 302 - 306
  • [8] A LOW-AREA AND LOW-LATENCY NETWORK ON CHIP
    Wang, Xiaofang
    Bandi, Leeladhar
    2010 23RD CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2010,
  • [9] A low-area interconnect architecture for chip multiprocessors
    Yu, Zhiyi
    Baas, Bevan M.
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2857 - 2860
  • [10] A Low-area Hardware and Architecture Design of Truncation- and Rounding-Based Approximate Multiplier for Artificial Intelligence Applications
    Wu, Chieh-Wei
    Wang, Li-Chieh
    Chen, Wei-Xun
    Hong, Yu-Xiang
    Lin, Shu-Yen
    2024 11TH INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-TAIWAN, ICCE-TAIWAN 2024, 2024, : 561 - 562