FAST MULTIPLIER DESIGN USING REDUNDANT SIGNED-DIGIT NUMBERS

被引:10
|
作者
RAJASHEKHARA, TN
KAL, O
机构
[1] Department of Electrical Engineering, The Watson School, State University of New York at Binghamton, Binghamton, NY
关键词
D O I
10.1080/00207219008920321
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high speed multiplier design is presented using redundant binary signed-digit number representation internally while the input operands and the output product are in two's complement form. The design of a carry free redundant binary signed-digit (RBSD) adder cell is presented. The multiplication algorithm uses bit-pair recording to generate the partial products. The partial products are added in the form of a binary tree using carry free RBSD adder cells. The regular structure of these adder cells results in a multiplier design that is suitable for VLSI implementation. The increased speed is achieved through the carry free addition of partial products using redundant signed-digit numbers. The use of a recoding scheme will reduce the number of rows of partial products by a factor of two. The proposed multiplier design has a multiplication time of order O(log2 n) and area-time complexity of order O(n2 log2 n) for a word length of n. © 1990 Taylor & Francis Ltd.
引用
收藏
页码:359 / 368
页数:10
相关论文
共 50 条
  • [21] Recoding Algorithms for Minimal Signed-Digit Numbers in Residue Number System
    Zhang, Yunlei
    Tanaka, Yuuki
    Wei, Shugang
    2013 IEEE INTERNATIONAL CONFERENCE OF IEEE REGION 10 (TENCON), 2013,
  • [22] Area-Time-Power Efficient Maximally Redundant Signed-Digit Modulo 2n − 1 Adder and Multiplier
    Somayeh Timarchi
    Negar Akbarzadeh
    Circuits, Systems, and Signal Processing, 2019, 38 : 2138 - 2164
  • [23] CARRY-FREE ADDITION OF RECODED BINARY SIGNED-DIGIT NUMBERS
    PARHAMI, B
    IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (11) : 1470 - 1476
  • [24] Recoding algorithms for the modified signed-digit numbers for parallel digital computing
    Dept. of Elec. and Comp. Engineering, Kuwait University, College of Engineering and Petroleum, P.O. Box 5969, Safat 13060, Kuwait
    Comput Electr Eng, 5 (279-294):
  • [25] Area-Time-Power Efficient Maximally Redundant Signed-Digit Modulo 2n-1 Adder and Multiplier
    Timarchi, Somayeh
    Akbarzadeh, Negar
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (05) : 2138 - 2164
  • [26] Digital filter design using subexpression elimination and all signed-digit representations
    Dempster, AG
    Macleod, MD
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3, PROCEEDINGS, 2004, : 169 - 172
  • [27] Design of multiple-valued module array using signed-digit arithmetic
    Kameyana, Michitaka
    Higuchi, Tatsuo
    Nomura, Masahiro
    Electronics and Communications in Japan, Part III: Fundamental Electronic Science (English translation of Denshi Tsushin Gakkai Ronbunshi), 1991, 74 (06): : 96 - 105
  • [28] Fast modular multiplication using booth recoding based on signed-digit number arithmetic
    Wei, SG
    Chen, SC
    Shimizu, K
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2002, : 31 - 36
  • [30] Fast residue arithmetic multipliers based on signed-digit number system
    Wei, SG
    Shimizu, K
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 263 - 266