A PHYSICALLY-BASED MOS-TRANSISTOR AVALANCHE BREAKDOWN MODEL

被引:35
|
作者
WONG, H
机构
[1] City Univ of Hong Kong, Kowloon
关键词
D O I
10.1109/16.477779
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A physically based breakdown model for MOSFET's is presented to rectify the unexplained experimental breakdown behaviors, The drain avalanche breakdown in the MOS transistor can be caused by either infinite multiplication (MI) or finite multiplication with positive feedback of the substrate current (MF) due to the impact ionization in the pinch-off region, The breakdown voltages of these two modes of breakdown have different dependencies on the biasing conditions and device parameters. For MI mode of breakdown, the breakdown voltage increases slowly with the gate voltage and can be approximated by the drain saturation voltage plus a constant offset, For MF mode of breakdown, the breakdown voltage decreases as the drain saturation current becomes larger. The calculated breakdown characteristics agree well with the measured ones for devices with effective channel length in the range of 0.44 similar to 10 mu m.
引用
收藏
页码:2197 / 2202
页数:6
相关论文
共 50 条
  • [31] GATE TUNNEL CURRENT IN AN MOS-TRANSISTOR
    MAJKUSIAK, B
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (04) : 1087 - 1092
  • [32] Modeling charge accumulation in a MOS-transistor
    Gadiyak, G.V.
    Avtometriya, 1995, (04): : 27 - 34
  • [33] V GROOVE MOS-TRANSISTOR TECHNOLOGY
    HOLMES, FE
    SALAMA, CAT
    ELECTRONICS LETTERS, 1973, 9 (19) : 457 - 458
  • [34] MULTISTEP FUNCTION MOS-TRANSISTOR CIRCUITS
    KARASAWA, S
    YAMANOUCHI, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1993, E76C (03) : 357 - 363
  • [35] COMPUTERIZATION OF MOS-TRANSISTOR CIRCUIT CALCULATION
    ILIN, VN
    KAMNEVA, NY
    KOGAN, VL
    LEMENTUEV, VA
    SONIN, MS
    AUTOMATION AND REMOTE CONTROL, 1975, 36 (01) : 176 - 185
  • [36] E - D GATE MOS-TRANSISTOR
    MASUDA, H
    MASUHARA, T
    NAGATA, M
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1974, 57 (02): : 113 - 121
  • [37] DEEP-CHANNEL MOS-TRANSISTOR
    BERGER, J
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1975, ED22 (06) : 314 - 319
  • [38] SINGLE TRANSISTOR MOS RAM USING A SHORT-CHANNEL MOS-TRANSISTOR
    IEDA, N
    OHMORI, Y
    TAKEYA, K
    YANO, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1978, 13 (02) : 218 - 224
  • [39] A physically-based night sky model
    Jensen, HW
    Durand, F
    Stark, MM
    Premoze, S
    Dorsey, J
    Shirley, P
    SIGGRAPH 2001 CONFERENCE PROCEEDINGS, 2001, : 399 - 408
  • [40] A Physically-Based Behavioral Snapback Model
    Ida, Richard
    McAndrew, Colin C.
    2012 34TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2012,