Analysis of gate tunnelling currents in nanoscale metal-oxide-semiconductor field effect transistors (MOSFETs) with SiO(2)and high-K gate dielectrics

被引:0
|
作者
Joshi, G. [1 ]
Singh, M. [1 ]
Chauhan, M. [1 ]
机构
[1] Panjab Univ, UIET, ECE, Chandigarh, India
关键词
Gate tunnelling current; high-K; temperature variations; source drain extension;
D O I
10.1243/17403499JNN159
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
In this paper, an analytical model for gate tunnelling current has been deployed by solving the Schrodinger equation using the Wentzel-Kramer-Brillouin approximation method for a trapezoidal potential barrier. The gate tunnelling current has been computed for direct tunnelling from channel to gate as well as for tunnelling from source drain extension region to gate. The effect of temperature variation on gate tunnelling current with an SiO2 thickness of 4 nm down to 1 nm has been studied at various gate voltages. Gate tunnelling in the case of high-K gate dielectrics and high-K stacks has also been analysed. In order to study the effect of temperature on gate tunnelling current in SiO2 and in high-K dielectrics, the related parameters have been modelled based on physics. The effect of variation of substrate doping concentration (Na) on gate tunnelling current in an n-type metal-oxide-semiconductor field effect transistor (n-MOSFET) with SiO2 has also been studied These studies have been used to bring out the design margins available in equivalent oxide thickness and Na.
引用
收藏
页码:19 / 24
页数:6
相关论文
共 50 条
  • [1] Comparative study of plasma source-dependent charging polarity in metal-oxide-semiconductor field effect transistors with high-k and SiO2 gate dielectrics
    Eriguchi, Koji
    Kamei, Masayuki
    Hamada, Daisuke
    Okada, Kenji
    Ono, Kouichi
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (04) : 2369 - 2374
  • [2] Review on remote phonon scattering in transistors with metal-oxide-semiconductor structures adopting high-k gate dielectrics
    Ma, Yuan Xiao
    Su, Hui
    Tang, Wing Man
    Lai, Pui To
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2023, 41 (06):
  • [3] Nanoscale and Device Level Gate Conduction Variability of High-k Dielectrics-Based Metal-Oxide-Semiconductor Structures
    Bayerl, Albin
    Lanza, Mario
    Porti, Marc
    Nafria, Montserrat
    Aymerich, Xavier
    Campabadal, F.
    Benstetter, Guenther
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2011, 11 (03) : 495 - 501
  • [4] Effects of plasma-induced charging damage on random telegraph noise in metal-oxide-semiconductor field-effect transistors with SiO2 and high-k gate dielectrics
    Kamei, Masayuki
    Takao, Yoshinori
    Eriguchi, Koji
    Ono, Kouichi
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2014, 53 (03)
  • [5] Analysis of the design space available for high-k gate dielectrics in nanoscale MOSFETs
    Frank, DJ
    Wong, HSP
    SUPERLATTICES AND MICROSTRUCTURES, 2000, 28 (5-6) : 485 - 491
  • [6] Scalable gate first process for silicon on insulator metal oxide semiconductor field effect transistors with epitaxial high-k dielectrics
    Gottlob, HDB
    Mollenhauer, T
    Wahlbrink, T
    Schmidt, M
    Echtermeyer, T
    Efavi, JK
    Lemme, MC
    Kurz, H
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2006, 24 (02): : 710 - 714
  • [7] Interfacial and electrical properties of GaAs metal-oxide-semiconductor device with TiOxNy High-k Gate Dielectrics
    Das, T.
    Mahata, C.
    Sutradhar, G.
    Bose, P. K.
    Maiti, C. K.
    DIELECTRICS IN NANOSYSTEMS -AND- GRAPHENE, GE/III-V, NANOWIRES AND EMERGING MATERIALS FOR POST-CMOS APPLICATIONS 3, 2011, 35 (03): : 325 - 332
  • [8] Thermal stability of nanoscale Ge metal-oxide-semiconductor capacitors with ZrO2 high-k gate dielectrics on Ge epitaxial layers
    Oh, Jungwoo
    Majhi, Prashant
    Kang, Chang Yong
    Yang, Ji-Woon
    Tseng, Hsing-Huang
    Jammy, Raj
    APPLIED PHYSICS LETTERS, 2007, 90 (20)
  • [9] Strain effect and channel length dependence of bias temperature instability on complementary metal-oxide-semiconductor field effect transistors with high-k/SiO2 gate stacks
    Liao, J. C.
    Fang, Y. K.
    Hou, Y. T.
    Hung, C. L.
    Hsu, P. F.
    Lin, K. C.
    Huang, K. T.
    Lee, T. L.
    Liang, M. S.
    APPLIED PHYSICS LETTERS, 2008, 93 (09)
  • [10] Schottky s/d MOSFETs with high-K gate dielectrics and metal gate electrodes
    Zhu, SY
    Chen, JD
    Hu, HY
    Whang, SJ
    Chen, JH
    Shen, C
    Li, MF
    Lee, SJ
    Zhu, CX
    Chan, DSH
    Du, AY
    Tung, CH
    Singh, J
    Chin, A
    Kwong, DL
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 53 - 56