A MIXED-SIGNAL DIGITAL SIGNAL PROCESSOR FOR SINGLE-CHIP SPEECH CODEC

被引:0
|
作者
TOKUDA, T
KENGAKU, T
TERAOKA, E
YASUI, I
SHIRAISHI, T
SAWAI, H
KAWAMOTO, K
ISHIKAWA, K
FUZIYAMA, T
SAKASHITA, N
ISHIDA, H
TAKAHASHI, S
IIDA, T
机构
关键词
DSP; SPEECH CODIC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a high-performance, low-power, mixed-signal Digital Signal Processor (DSP) and its application to a single-chip Vector Sum Excited Linear Prediction (VSELP) speech codec. The DSP consists of a 25MIPS, 24bit floating point core-DSP; 13bit oversampling ADC/DAC; 6 KW data ROM; and 3.5 KW data RAM. The total transistor counts of the DSP is 1.3 million and its chip size is 11.0 mm x 15.8 mm. Unique design techniques are used to reduce the power dissipation, such as the programmable machine cycle time control and the clock supply control scheme in the core-DSP, the address detection for on-chip data ROM/RAM, and the shared-hardware design for digital filters of ADC and DAC. As an application of the DSP, the VSELP speech codec, which is the standard speech codec for the North American and Japanese digital cellular telephone system, has been implemented in a single-chip. Owing to the salient architecture design and the program optimization techniques, sufficient quality was obtained in the codec at performance of 16.4 MIPS with low-power dissipation of 490 mW.
引用
收藏
页码:1241 / 1249
页数:9
相关论文
共 50 条
  • [1] A mixed-signal SOC signal processor that incorporates all the drive electronics in a single-chip
    Bathaee, M
    Nicolae, D
    Moustoufi, Z
    Leonescu, D
    Udrea, RM
    Ghezel, H
    Andrian-Albescu, C
    Minca, I
    Fratu, O
    [J]. ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 501 - 504
  • [2] A SINGLE-CHIP DIGITAL SIGNAL PROCESSOR FOR TELECOMMUNICATION APPLICATIONS
    NISHITANI, T
    MARUTA, R
    KAWAKAMI, Y
    GOTO, H
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1981, 16 (04) : 372 - 376
  • [3] NEURAL NET IMPLEMENTATION ON SINGLE-CHIP DIGITAL SIGNAL PROCESSOR
    MASCIA, AH
    ISHII, R
    [J]. IECON 89, VOLS 1-4: POWER ELECTRONICS - SIGNAL-PROCESSING & SIGNAL CONTROL - FACTORY AUTOMATION, EMERGING TECHNOLOGIES, 1989, : 764 - 769
  • [4] Testing a mixed-signal design based on a single-chip microcontroller
    Murphy, JB
    [J]. HEWLETT-PACKARD JOURNAL, 1997, 48 (02): : 10 - 12
  • [5] A SINGLE-CHIP CCD-SIGNAL-PROCESSOR FOR DIGITAL STILL CAMERAS
    WANG, JC
    SU, DS
    HWUNG, DJ
    LEE, JC
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1994, 40 (03) : 476 - 483
  • [6] Performance monitoring and tuning for a single-chip multiprocessor digital signal processor
    Kim, J
    Kim, Y
    [J]. 1996 IEEE SECOND INTERNATIONAL CONFERENCE ON ALGORITHMS & ARCHITECTURES FOR PARALLEL PROCESSING, ICA3PP'96, PROCEEDINGS OF, 1996, : 76 - 83
  • [7] Complete mixed-signal building blocks for single-chip GSM baseband processing
    Liu, E
    Wong, C
    Shami, Q
    Mohapatra, S
    Landy, R
    Sheldon, P
    Woodward, G
    [J]. IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, : 101 - 104
  • [8] Reconfigurable mixed-signal single-chip transmitter for multi standard-terminals
    Strasser, Georg
    Hueber, Gernot
    Maurer, Linus
    Bauernfeind, Thomas
    Martin, Simon
    Springer, Andreas
    [J]. 35th European Microwave Conference, Vols 1-3, Conference Proceedings, 2005, : 1691 - 1694
  • [9] Reconfigurable mixed-signal single-chip transmitter for multi standard-terminals
    Strasser, Georc
    Hueber, Gernot
    Maurer, Linus
    Bauernfeind, Thomas
    Martin, Simon
    Springer, Andreas
    [J]. 2005 EUROPEAN CONFERENCE ON WIRELESS TECHNOLOGIES (ECWT), CONFERENCE PROCEEDINGS, 2005, : 233 - 236
  • [10] THE ST18940/41 - AN ADVANCED SINGLE-CHIP DIGITAL SIGNAL PROCESSOR
    PICCO, A
    MICHALINA, JC
    LAURIER, B
    FUIN, D
    MENUT, P
    LABORIE, JL
    [J]. 1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 1559 - 1562