Influence of back-gate stress on the back-gate threshold voltage of a LOCOS-isolated SOI MOSFET

被引:1
|
作者
Mei, Bo [1 ]
Bi, Jinshun [1 ]
Li, Duoli [1 ]
Liu, Sinan [1 ]
Han, Zhengsheng [1 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
基金
中国国家自然科学基金;
关键词
back-gate; threshold voltage; stress; silicon-on-insulator;
D O I
10.1088/1674-4926/33/2/024002
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
The performance of a LOCOS-isolated SOI MOSFET heavily depends on its back-gate characteristic, which can be affected by back-gate stress. A large voltage stress was applied to the back gate of SOI devices for at least 30 s at room temperature, which could effectively modify the back-gate threshold voltage of these devices. This modification is stable and time invariant. In order to improve the back-gate threshold voltage, positive substrate bias was applied to NMOS devices and negative substrate bias was applied to PMOS devices. These results suggest that there is a leakage path between source and drain along the silicon island edge, and the application of large back-gate bias with the source, drain and gate grounded can strongly affect this leakage path. So we draw the conclusion that the back-gate threshold voltage, which is directly related to the leakage current, can be influenced by back-gate stress.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Influence of back-gate stress on the back-gate threshold voltage of a LOCOS-isolated SOI MOSFET
    梅博
    毕津顺
    李多力
    刘思南
    韩郑生
    [J]. Journal of Semiconductors, 2012, (02) : 36 - 40
  • [2] Modification of parasitic edge leakage in LOCOS-isolated SOI MOSFETS using back-gate stress
    Sherony, MJ
    Yang, IY
    Antoniadis, DA
    Doyle, BS
    [J]. 1996 IEEE INTERNATIONAL SOI CONFERENCE PROCEEDINGS, 1996, : 84 - 85
  • [3] Back-gate effect of SOI LDMOSFETs
    Bi, Jinshun
    Song, Limei
    Hai, Chaohe
    Han, Zhengsheng
    [J]. Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2008, 29 (11): : 2148 - 2152
  • [4] Induced Back-Gate Noise in FDSOI MOSFET
    Radpour, Mohammad
    Belostotski, Leonid
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (03) : 1022 - 1026
  • [5] Back-gate bias effect on partially depleted SOI/MOS back-gate performances under radiation condition
    Zhou Xin-Jie
    Li Lei-Lei
    Zhou Yi
    Luo Jing
    Yu Zong-Guang
    [J]. ACTA PHYSICA SINICA, 2012, 61 (20)
  • [6] Effectiveness of using supply voltage as back-gate bias in ground mane SOI MOSFET's
    Kim, CH
    Ananthan, H
    Kim, JJ
    Roy, K
    [J]. 2004 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2004, : 69 - 70
  • [7] A new back-gate SOI high voltage device with a compound layer
    Yang, Xiaoming
    Li, Tianqian
    Zhang, Bo
    Lu, Xiaorong
    [J]. 2009 INTERNATIONAL CONFERENCE ON APPLIED SUPERCONDUCTIVITY AND ELECTROMAGNETIC DEVICES, 2009, : 112 - +
  • [8] High voltage SOI SJ-LDMOS with dynamic back-gate voltage
    Wang, W. L.
    Zhang, B.
    Chen, W. J.
    Li, Z. J.
    [J]. ELECTRONICS LETTERS, 2009, 45 (04) : 233 - 234
  • [9] Back-gate and series resistance effects in LDMOSFETs on SOI
    Vandooren, A
    Cristoloveanu, S
    Mojarradi, M
    Kolawa, E
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (10) : 2410 - 2416
  • [10] Back-Gate Lumped Resistance Effect on AC Characteristics of FD-SOI MOSFET
    Vanbrabant, Martin
    Nyssens, Lucas
    Kilchytska, Valeriya
    Raskin, Jean-Pierre
    [J]. IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2022, 32 (06) : 704 - 707