A HIGH-LEVEL TECHNIQUE FOR ESTIMATION AND OPTIMIZATION OF LEAKAGE POWER FOR FULL ADDER

被引:0
|
作者
Shrivas, Jayram [1 ]
Akashe, Shyam [2 ]
Tiwari, Nitesh [1 ]
机构
[1] ITM Univ, Gwalior 474011, Madhya Pradesh, India
[2] ITM Univ, Elect & Commun Dept, Gwalior 474011, Madhya Pradesh, India
关键词
PMOS; NMOS; leakage current; leakage power; CMOS; sleep transistor; VLSI;
D O I
10.1142/S0219581X13500117
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
Optimization of power is a very important issue in low-voltage and low-power application. In this paper, we have proposed power gating technique to reduce leakage current and leakage power of one-bit full adder. In this power gating technique, we use two sleep transistors i.e., PMOS and NMOS. PMOS sleep transistor is inserted between power supply and pull up network. And NMOS sleep transistor is inserted between pull down network and ground terminal. These sleep transistors (PMOS and NMOS) are turned on when the circuit is working in active mode. And sleep transistors (PMOS and NMOS) are turned or when circuit is working in standby mode. We have simulated one-bit full adder and compared with the power gating technique using cadence virtuoso tool in 45 nm technology at 0.7V at 27 degrees C. By applying this technique, we have reduced leakage current from 2.935 pA to 1.905 pA and leakage power from 25.04 mu w to 9.233 mu w. By using this technique, we have reduced leakage power up to 63.12%.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] High-level area estimation
    Büyüksahin, KM
    Najm, FN
    [J]. ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2002, : 271 - 274
  • [42] OPTIMIZATION AT A HIGH-LEVEL OF ABSTRACTION
    RICHARD, I
    MILGROM, E
    [J]. LECTURE NOTES IN COMPUTER SCIENCE, 1989, 367 : 252 - 256
  • [43] A Low Power and High Speed 10 Transistor Full Adder using Multi Threshold Technique
    Bhaskar, Akshay
    Reddy, Dheeraj
    Saravanan, Shabhari
    Naidu, Jagannadha K.
    [J]. 2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 371 - 374
  • [44] A Reliable Leakage Reduction Technique for Approximate Full Adder with Reduced Ground Bounce Noise
    Goyal, Candy
    Ubhi, Jagpal Singh
    Raj, Balwinder
    [J]. MATHEMATICAL PROBLEMS IN ENGINEERING, 2018, 2018
  • [45] A High-level Microprocessor Power Modeling Technique Based on Event Signatures
    van Stralen, Peter
    Pimentel, Andy D.
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 60 (02): : 239 - 250
  • [46] Min-Cut Based Leakage Power Aware Scheduling in High-Level Synthesis
    Wang, Nan
    Chen, Song
    Yoshimura, Takeshi
    [J]. PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 164 - 169
  • [47] High-level power estimation techniques in embedded systems hardware: an overview
    Richa, Majdi
    Prevotet, Jean-Christophe
    Dardaillon, Mickael
    Mroue, Mohamad
    Samhat, Abed Ellatif
    [J]. JOURNAL OF SUPERCOMPUTING, 2023, 79 (04): : 3771 - 3790
  • [48] Neural network macromodel for high-level power estimation of CMOS circuits
    Qiang, W
    Cao, Y
    Yan, YY
    Gao, X
    [J]. PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON NEURAL NETWORKS AND BRAIN, VOLS 1-3, 2005, : 1009 - 1014
  • [49] A High-level Microprocessor Power Modeling Technique Based on Event Signatures
    Peter van Stralen
    Andy D. Pimentel
    [J]. Journal of Signal Processing Systems, 2010, 60 : 239 - 250
  • [50] High-level power estimation techniques in embedded systems hardware: an overview
    Majdi Richa
    Jean-Christophe Prévotet
    Mickaël Dardaillon
    Mohamad Mroué
    Abed Ellatif Samhat
    [J]. The Journal of Supercomputing, 2023, 79 : 3771 - 3790