A SYSTOLIC ARRAY EXPLOITING THE INHERENT PARALLELISMS OF ARTIFICIAL NEURAL NETWORKS

被引:10
|
作者
CHUNG, JH [1 ]
YOON, HS [1 ]
MAENG, SR [1 ]
机构
[1] KOREA ADV INST SCI & TECHNOL,DEPT COMP SCI,TAEJON 305701,SOUTH KOREA
来源
MICROPROCESSING AND MICROPROGRAMMING | 1992年 / 33卷 / 03期
关键词
ARTIFICIAL NEURAL NETWORK; BACKPROPAGATION MODEL; SYSTOLIC ARRAY; PIPELINING; VLSI IMPLEMENTATION;
D O I
10.1016/0165-6074(92)90017-2
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The systolic array implementation of artificial neural networks is one of the best solutions to the communication problems generated by the highly interconnected neurons. In this paper, a two-dimensional systolic array for backpropagation neural network is presented. The design is based on the classical systolic algorithm of matrix-by-vector multiplication, and exploits the inherent parallelisms of backpropagation neural networks. This design executes the forward and backward passes in parallel, and exploits the pipelined parallelism of multiple patterns in each pass. The estimated performance of this design shows that the pipelining of multiple patterns is an important factor in VLSI neural network implementations.
引用
收藏
页码:145 / 159
页数:15
相关论文
共 50 条
  • [1] SYSTOLIC ARRAY IMPLEMENTATION OF ARTIFICIAL NEURAL NETWORKS
    ASARI, KV
    ESWARAN, C
    MICROPROCESSORS AND MICROSYSTEMS, 1994, 18 (08) : 481 - 488
  • [2] Exploiting Inherent Parallelisms for Accelerating Linear Hough Transform
    Sathyanarayana, S. Suchitra
    Satzoda, R. K.
    Srikanthan, T.
    IEEE TRANSACTIONS ON IMAGE PROCESSING, 2009, 18 (10) : 2255 - 2264
  • [3] Two-ring systolic array network for artificial neural networks
    Amin, H
    Curtis, KM
    Gill, BRH
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1999, 146 (05): : 225 - 230
  • [4] Systolic array for parallel execution of back-propagation artificial neural networks
    Park, KeeHyun
    Jang, Meungsook
    International Journal of Computers and Applications, 1999, 21 (03): : 79 - 83
  • [5] An instruction systolic array architecture for neural networks
    Kane, AJ
    Evans, DJ
    INTERNATIONAL JOURNAL OF COMPUTER MATHEMATICS, 1996, 61 (1-2) : 63 - 89
  • [6] A UNIFIED SYSTOLIC ARCHITECTURE FOR ARTIFICIAL NEURAL NETWORKS
    KUNG, SY
    HWANG, JN
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1989, 6 (02) : 358 - 387
  • [7] ON THE SYSTOLIC IMPLEMENTATION OF ASSOCIATIVE MEMORY ARTIFICIAL NEURAL NETWORKS
    MARGARITIS, KG
    PARALLEL COMPUTING, 1995, 21 (05) : 825 - 840
  • [8] SYSTOLIC ARCHITECTURES FOR FAST EMULATION OF ARTIFICIAL NEURAL NETWORKS
    RAMACHER, U
    BEICHTER, J
    SYSTOLIC ARRAY PROCESSORS, 1989, : 277 - 286
  • [9] Systolic array exploitation of a neural network inherent parallelism solving the nearest neighbor problem
    Bekakos, MP
    Pramataris, KC
    NONLINEAR ANALYSIS-THEORY METHODS & APPLICATIONS, 1997, 30 (05) : 2945 - 2952
  • [10] Exploiting Inherent Properties of Complex Numbers for Accelerating Complex Valued Neural Networks
    Lee, Hyunwuk
    Jang, Hyungjun
    Kim, Sungbin
    Kim, Sungwoo
    Cho, Wonho
    Ro, Won Woo
    56TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, MICRO 2023, 2023, : 1121 - 1134