Delay model for dynamically switching coupled on-chip interconnects

被引:0
|
作者
Sharma, Devendra Kumar [1 ]
Kaushik, Brajesh Kumar [2 ]
Sharma, R. K. [3 ]
机构
[1] Meerut Inst Engn & Technol, Dept Elect & Commun Engn, Meerut, Uttar Pradesh, India
[2] Indian Inst Technol, Dept Elect & Commun Engn, Roorkee, Uttar Pradesh, India
[3] Natl Inst Technol, Dept Elect & Commun Engn, Kurukshetra, Haryana, India
关键词
Coupled interconnects; Delay; Analytical model; Lossy transmission lines; Simultaneou switching;
D O I
10.1108/JEDT-08-2013-0056
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Purpose - The purpose of this paper is to propose an analytical model for estimating propagation delay in coupled resistance-inductance-capacitance (RLC) interconnects. Design/methodology/approach - With higher frequency of operation, longer length of interconnect and fast transition time of the signal, the resistor capacitor (RC) models are not sufficient to estimate the delay accurately. To mitigate this problem, accurate delay models for coupled interconnects are required. In this paper, an analytical model for estimation of interconnect delay is developed for simultaneously switching lines. Two distributed RLC lines coupled inductively and capacitively are considered. To validate the proposed model, SPICE results are compared with the proposed analytical results. Each line in the coupled structure is terminated by a capacitive load of 30fF. The driving signal is considered symmetrical with equal rise and fall time of 5 ps and OFF/ON time of 45 ps. The model is validated for both in-phase and out of phase switching of lines. Findings - It is observed that the model works well for both the phases of inputs switching. The derived expressions of delay exhibit complete physical insight, and the results obtained are in excellent agreement with SPICE results. Comparison of analytical delay with SPICE delay shows an average error of < 2.7 per cent. Originality/value - The analytical expressions for interconnect delay are derived for the first time under simultaneously switching scenario. This model is useful to estimate delay across the inductively and capacitively coupled interconnects.
引用
收藏
页码:364 / 373
页数:10
相关论文
共 50 条
  • [21] Wideband Lumped Element Model for On-Chip (A)symmetrical Coupled Interconnects on Lossy Silicon Substrate
    Yang, Kai
    Yin, Wen-Yan
    Mao, Jun-Fa
    2007 ASIA PACIFIC MICROWAVE CONFERENCE, VOLS 1-5, 2007, : 2301 - 2304
  • [22] Challenges for on-chip interconnects
    Cadien, KC
    Reshotko, MR
    Block, BA
    Bowen, AM
    Kencke, DL
    Davids, P
    Optoelectronic Integration on Silicon II, 2005, 5730 : 133 - 143
  • [23] Interconnects for Communications On-chip
    Chang, M. -C. Frank
    Socher, Eran
    Tam, Sai-Wang
    Cong, Jason
    Reinman, Glenn
    ISPD'08: PROCEEDINGS OF THE 2008 ACM INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2008, : 78 - +
  • [24] Characterization and modeling of multiple coupled on-chip interconnects on silicon substrate
    Zheng, J
    Tripathi, VK
    Weisshaar, A
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2001, 49 (10) : 1733 - 1739
  • [25] On-chip interconnects for multicores
    Kundu, Partha
    Peh, Li-Shiuan
    IEEE MICRO, 2007, 27 (05) : 3 - 5
  • [26] Electromagnetic-thermal characterization of on on-chip coupled (a)symmetrical interconnects
    Yin, Wen-Yan
    Kang, Kai
    Mao, Jun-Fa
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2007, 30 (04): : 851 - 863
  • [27] Characterization and modeling of multiple coupled on-chip interconnects on silicon substrate
    Zheng, J.
    Tripathi, V.K.
    Weisshaar, A.
    IEEE Transactions on Microwave Theory and Techniques, 2001, 49 (10 I) : 1733 - 1739
  • [28] Characterization and modeling of multiple coupled on-chip interconnects on silicon substrate
    Zheng, J
    Tripathi, VK
    Weisshaar, A
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2000, : 333 - 336
  • [29] Accurate analysis of switching patterns in high speed on-chip global interconnects
    Roy, Abinash
    Jha, Sharada
    Chowdhury, Masud H.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 705 - 708
  • [30] Information theoretic approach to address delay and reliability in long on-chip interconnects
    Singhal, Rohit
    Choi, Gwan
    Mahapatra, Rabi
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 478 - +