ANALYSIS OF BICMOS BUFFER FOR INPUT VOLTAGES WITH FINITE RISE-TIME

被引:1
|
作者
ZHANG, SY [1 ]
KALKUR, TS [1 ]
机构
[1] UNIV COLORADO,DEPT ELECT P COMP ENGN,COLORADO SPRINGS,CO 80933
关键词
D O I
10.1109/4.303717
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A BiCMOS digital logic gate is analyzed for input voltages with a finite rise or fall time. A new gate delay model to account for the input slope is developed. A set of accurate yet simple closed-form delay expressions are derived for the first time in terms of the input signal slew rate as well as circuit and device parameters. SPICE simulations are used to verify the accuracy of the analytical delay model. The BiCMOS circuit is characterized in terms of the input slew rate. the fan-in, fan-out, and the circuit delay constants. The model can be incorporated in timing simulators and timing analyzers for BiCMOS ULSI circuit design.
引用
收藏
页码:797 / 807
页数:11
相关论文
共 50 条