CONCURRENT ERROR-DETECTION AND FAULT LOCATION IN AN FFT ARCHITECTURE

被引:8
|
作者
LOMBARDI, F [1 ]
MUZIO, JC [1 ]
机构
[1] UNIV VICTORIA,DEPT COMP SCI,VICTORIA V8W 3P6,BC,CANADA
基金
加拿大自然科学与工程研究理事会; 美国国家科学基金会;
关键词
FAULT TOLERANCE; FFT; ERROR DETECTION; FAULT LOCATION; RECONFIGURATION;
D O I
10.1109/4.133159
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new approach for concurrent error detection in a homogeneous architecture for the computation of the complex N-point fast Fourier transform (FFT) in radix-2. The proposed approach is based on the relationship between cell computations. It is proved that 100% probability of detection is possible. Overhead issues for hardware and timing are addressed. It is proved that hardware overhead for concurrent error detection is 50% compared to a fault-intolerant complex two-point implementation. A modest time overhead is encountered for error detection and fault location. Error detection can be accommodated on-line and on a component basis (multiplier or adder/subtractor); full fault location is accomplished by a roving technique. The proposed technique can be efficiently accommodated in a homogeneous layout. A two-phase reconfiguration policy for the proposed architecture is presented. It is proved that switching and routing overhead is modest, while achieving a significant reliability improvement over previous approaches.
引用
收藏
页码:728 / 736
页数:9
相关论文
共 50 条