SmartCell: An Energy Efficient Coarse-Grained Reconfigurable Architecture for Stream-Based Applications

被引:11
|
作者
Liang, Cao [1 ]
Huang, Xinming [1 ]
机构
[1] Worcester Polytech Inst, Dept Elect & Comp Engn, Worcester, MA 01609 USA
基金
美国国家科学基金会;
关键词
D O I
10.1155/2009/518659
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents SmartCell, a novel coarse-grained reconfigurable architecture, which tiles a large number of processor elements with reconfigurable interconnection fabrics on a single chip. SmartCell is able to provide high performance and energy efficient processing for stream-based applications. It can be configured to operate in various modes, such as SIMD, MIMD, and systolic array. This paper describes the SmartCell architecture design, including processing element, reconfigurable interconnection fabrics, instruction and control process, and configuration scheme. The SmartCell prototype with 64 PEs is implemented using 0.13 mu m CMOS standard cell technology. The core area is about 8.5 mm(2), and the power consumption is about 1.6mW/MHz. The performance is evaluated through a set of benchmark applications, and then compared with FPGA, ASIC, and two well-known reconfigurable architectures including RaPiD and Montium. The results show that the SmartCell can bridge the performance and flexibility gap between ASIC and FPGA. It is also about 8% and 69% more energy efficient than Montium and RaPiD systems for evaluated benchmarks. Meanwhile, SmartCell can achieve 4 and 2 times more throughput gains when comparing with Montium and RaPiD, respectively. It is concluded that SmartCell system is a promising reconfigurable and energy efficient architecture for stream processing. (C) 2009 C. Liang and X. Huang.
引用
收藏
页数:15
相关论文
共 50 条
  • [1] Mapping Parallel FFT Algorithm onto SmartCell Coarse-Grained Reconfigurable Architecture
    Liang, Cao
    Huang, Xinming
    [J]. 2009 20TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2009, : 231 - 234
  • [2] Mapping Parallel FFT Algorithm onto SmartCell Coarse-Grained Reconfigurable Architecture
    Liang, Cao
    Huang, Xinming
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (03): : 407 - 415
  • [3] Efficient AES cipher on coarse-grained reconfigurable architecture
    Wang, Chao
    Cao, Peng
    Yang, Jun
    [J]. IEICE ELECTRONICS EXPRESS, 2017, 14 (11):
  • [4] Inter-coarse-grained reconfigurable architecture reconfiguration technique for efficient pipelining of kernel-stream on coarse-grained reconfigurable architecture-based multi-core architecture
    Kim, Yoonjin
    Joo, Hyejin
    Yoon, Sohyun
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2016, 10 (04) : 251 - 265
  • [5] Efficient Execution of Stream Graphs on Coarse-Grained Reconfigurable Architectures
    Oh, Sangyun
    Lee, Hongsik
    Lee, Jongeun
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (12) : 1978 - 1988
  • [6] A flexible and energy-efficient coarse-grained reconfigurable architecture for mobile systems
    Heysters, P
    Smit, G
    Molenkamp, E
    [J]. JOURNAL OF SUPERCOMPUTING, 2003, 26 (03): : 283 - 308
  • [7] A Flexible and Energy-Efficient Coarse-Grained Reconfigurable Architecture for Mobile Systems
    Paul Heysters
    Gerard Smit
    Egbert Molenkamp
    [J]. The Journal of Supercomputing, 2003, 26 : 283 - 308
  • [8] Customizable Coarse-grained Energy-efficient Reconfigurable Packet Processing Architecture
    Badawi, Mohammad
    Hemani, Ahmed
    Lu, Zhonghai
    [J]. PROCEEDINGS OF THE 2014 IEEE 25TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2014), 2014, : 30 - 35
  • [9] DT-CGRA: Dual-Track Coarse-Grained Reconfigurable Architecture for Stream Applications
    Fan, Xitian
    Li, Huimin
    Cao, Wei
    Wang, Lingli
    [J]. 2016 26TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2016,
  • [10] Design of Coarse-Grained Dynamically Reconfigurable Architecture for DSP Applications
    Zhang, Chenxin
    Lenart, Thomas
    Svensson, Henrik
    Owall, Viktor
    [J]. 2009 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS, 2009, : 338 - 343