Design and analysis of efficient QCA reversible adders

被引:0
|
作者
Sara Hashemi
Mostafa Rahimi Azghadi
Keivan Navi
机构
[1] Shahid Beheshti University,Nanotechnology and Quantum Computing Lab.
[2] G.C.,College of Science and Engineering
[3] James Cook University,undefined
[4] Shahid Beheshti University,undefined
来源
关键词
Reversible computing; Quantum-dot cellular automata (QCA); Full-adder; Ripple-carry adder; One-layer crossover scheme; Five-input majority gate;
D O I
暂无
中图分类号
学科分类号
摘要
Quantum-dot cellular automata (QCA) as an emerging nanotechnology are envisioned to overcome the scaling and the heat dissipation issues of the current CMOS technology. In a QCA structure, information destruction plays an essential role in the overall heat dissipation, and in turn in the power consumption of the system. Therefore, reversible logic, which significantly controls the information flow of the system, is deemed suitable to achieve ultra-low-power structures. In order to benefit from the opportunities QCA and reversible logic provide, in this paper, we first review and implement prior reversible full-adder art in QCA. We then propose a novel reversible design based on three- and five-input majority gates, and a robust one-layer crossover scheme. The new full-adder significantly advances previous designs in terms of the optimization metrics, namely cell count, area, and delay. The proposed efficient full-adder is then used to design reversible ripple-carry adders (RCAs) with different sizes (i.e., 4, 8, and 16 bits). It is demonstrated that the new RCAs lead to 33% less garbage outputs, which can be essential in terms of lowering power consumption. This along with the achieved improvements in area, complexity, and delay introduces an ultra-efficient reversible QCA adder that can be beneficial in developing future computer arithmetic circuits and architectures.
引用
收藏
页码:2106 / 2125
页数:19
相关论文
共 50 条
  • [21] Modular Design of Ultra-Efficient Reversible Full Adder-Subtractor in QCA with Power Dissipation Analysis
    Ahmad, Firdous
    Ahmed, Suhaib
    Kakkar, Vipan
    Bhat, G. Mohiuddin
    Bahar, Ali Newaz
    Wani, Shahjahan
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2018, 57 (09) : 2863 - 2880
  • [22] Modular Design of Ultra-Efficient Reversible Full Adder-Subtractor in QCA with Power Dissipation Analysis
    Firdous Ahmad
    Suhaib Ahmed
    Vipan Kakkar
    G. Mohiuddin Bhat
    Ali Newaz Bahar
    Shahjahan Wani
    International Journal of Theoretical Physics, 2018, 57 : 2863 - 2880
  • [23] Design of Optimized Reversible Binary and BCD Adders
    Nagamani, A. N.
    Ashwin, S.
    Agrawal, Vinod Kumar
    2015 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2015,
  • [24] Designing efficient online testable reversible adders with new reversible gate
    Thaphyal, Himanshu
    Vinod, A. P.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1085 - 1088
  • [25] Design of efficient QCA multiplexers
    Cocorullo, G.
    Corsonello, P.
    Frustaci, F.
    Perri, S.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2016, 44 (03) : 602 - 615
  • [26] Implementation of Coplanar Approximate Adders in QCA
    Aravinth, B.
    Marcilin, L. Jegan Antony
    PROCEEDINGS OF THE 2016 IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2016, : 680 - 684
  • [27] Design of a multilayer reversible ALU in QCA technology
    Faraji, Reza
    Rezai, Abdalhossein
    JOURNAL OF SUPERCOMPUTING, 2024, 80 (12): : 17135 - 17158
  • [28] QCA Multiplexer Based Design of Reversible ALU
    Sen, Bibhash
    Dutta, Manojit
    Singh, Dipak K.
    Saran, Divyam
    Sikdar, Biplab K.
    2012 IEEE INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS (ICCAS), 2012, : 168 - 173
  • [29] Towards Efficient Modular Adders based on Reversible Circuits
    Molahosseini, Amir Sabbagh
    Asadpoor, Ailin
    Zarandi, Azadeh Alsadat Emrani
    Sousa, Leonel
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [30] Design and Analysis of Reversible Ripple, Prefix and Prefix-Ripple Hybrid Adders
    Vudadha, Chetan
    Phaneendra, Sai P.
    Ahmed, Syed Ershad
    Sreehari, V
    Muthukrishnan, Moorthy N.
    Srinivas, M. B.
    2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2012, : 225 - 230