Design and analysis of efficient QCA reversible adders

被引:0
|
作者
Sara Hashemi
Mostafa Rahimi Azghadi
Keivan Navi
机构
[1] Shahid Beheshti University,Nanotechnology and Quantum Computing Lab.
[2] G.C.,College of Science and Engineering
[3] James Cook University,undefined
[4] Shahid Beheshti University,undefined
来源
关键词
Reversible computing; Quantum-dot cellular automata (QCA); Full-adder; Ripple-carry adder; One-layer crossover scheme; Five-input majority gate;
D O I
暂无
中图分类号
学科分类号
摘要
Quantum-dot cellular automata (QCA) as an emerging nanotechnology are envisioned to overcome the scaling and the heat dissipation issues of the current CMOS technology. In a QCA structure, information destruction plays an essential role in the overall heat dissipation, and in turn in the power consumption of the system. Therefore, reversible logic, which significantly controls the information flow of the system, is deemed suitable to achieve ultra-low-power structures. In order to benefit from the opportunities QCA and reversible logic provide, in this paper, we first review and implement prior reversible full-adder art in QCA. We then propose a novel reversible design based on three- and five-input majority gates, and a robust one-layer crossover scheme. The new full-adder significantly advances previous designs in terms of the optimization metrics, namely cell count, area, and delay. The proposed efficient full-adder is then used to design reversible ripple-carry adders (RCAs) with different sizes (i.e., 4, 8, and 16 bits). It is demonstrated that the new RCAs lead to 33% less garbage outputs, which can be essential in terms of lowering power consumption. This along with the achieved improvements in area, complexity, and delay introduces an ultra-efficient reversible QCA adder that can be beneficial in developing future computer arithmetic circuits and architectures.
引用
收藏
页码:2106 / 2125
页数:19
相关论文
共 50 条
  • [1] Design and analysis of efficient QCA reversible adders
    Hashemi, Sara
    Azghadi, Mostafa Rahimi
    Navi, Keivan
    JOURNAL OF SUPERCOMPUTING, 2019, 75 (04): : 2106 - 2125
  • [2] Design and analysis of area efficient QCA based reversible logic gates
    Singh, Gurmohan
    Sarin, R. K.
    Raj, Balwinder
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 52 : 59 - 68
  • [3] Design and simulation of reversible one-bit full adders using QCA technology
    Amiri, Melika
    Dousti, Massoud
    Mohammadi, Majid
    OPTICAL AND QUANTUM ELECTRONICS, 2023, 55 (11)
  • [4] Design and simulation of reversible one-bit full adders using QCA technology
    Melika Amiri
    Massoud Dousti
    Majid Mohammadi
    Optical and Quantum Electronics, 2023, 55
  • [5] Area-Delay Efficient Binary Adders in QCA
    Perri, Stefania
    Corsonello, Pasquale
    Cocorullo, Giuseppe
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (05) : 1174 - 1179
  • [6] Efficient adders for nano computing: an approach using QCA
    Qureshi, Vaseem Ahmed
    Khan, Angshuman
    Arya, Rajeev
    PHYSICA SCRIPTA, 2025, 100 (01)
  • [7] Design of an arithmetic circuit using non-reversible adders in 2 dot 1 electron QCA
    Mili Ghosh
    Debarka Mukhopadhyay
    Paramartha Dutta
    Microsystem Technologies, 2019, 25 : 1719 - 1729
  • [8] Design of an arithmetic circuit using non-reversible adders in 2 dot 1 electron QCA
    Ghosh, Mili
    Mukhopadhyay, Debarka
    Dutta, Paramartha
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2019, 25 (05): : 1719 - 1729
  • [9] A Design of a 4 Dot 2 Electron QCA Full Adder Using Two Reversible Half Adders
    Mondal, Sunanda
    Mukhopadhyay, Debarka
    Dutta, Paramartha
    PROCEEDINGS OF THE FIRST INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND COMMUNICATION, 2017, 458 : 327 - 335
  • [10] Design and implementation of efficient QCA full-adders using fault-tolerant majority gates
    Bravo-Montes, J. A.
    Martin-Toledano, A.
    Sanchez-Macian, A.
    Ruano, O.
    Garcia-Herrero, F.
    JOURNAL OF SUPERCOMPUTING, 2022, 78 (06): : 8056 - 8080