A Low gate count reconfigurable architecture for biomedical signal processing applications

被引:0
|
作者
Nupur Jain
Biswajit Mishra
Peter Wilson
机构
[1] VLSI and Embedded Systems Group,Dept of Electronic and Electrical Engineering
[2] DA-IICT,undefined
[3] University of Bath,undefined
来源
SN Applied Sciences | 2021年 / 3卷
关键词
Biomedical signal processing; Reconfigurable architectures; Low gate count architecture; Digital signal processing;
D O I
暂无
中图分类号
学科分类号
摘要
A new reconfigurable architecture for biomedical applications is presented in this paper. The architecture targets frequently encountered functions in biomedical signal processing algorithms thereby replacing multiple dedicated accelerators and reports low gate count. An optimized implementation is achieved by mapping methodologies to functions and limiting the required memory leading directly to an overall minimization of gate count. The proposed architecture has a simple configuration scheme with special provision for handling feedback. The effectiveness of the architecture is demonstrated on an FPGA to show implementation schemes for multiple DSP functions. The architecture has gate count of ≈\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$\approx$$\end{document}25k and an operating frequency of 46.9 MHz.
引用
收藏
相关论文
共 50 条
  • [21] A two-level reconfigurable architecture for digital signal processing
    Myjak, M. J.
    Delgado-Frias, J. G.
    MICROELECTRONIC ENGINEERING, 2007, 84 (02) : 244 - 252
  • [22] Reconfigurable signal processing and hardware architecture for broadband wireless communications
    Liang Y.-C.
    Naveen S.
    Pilakkat S.K.
    Marath A.K.
    EURASIP Journal on Wireless Communications and Networking, 2005 (3) : 323 - 332
  • [23] An 11,424 gate-count dynamic optically reconfigurable gate array with a photodiode memory architecture
    Seto, Daisaku
    Watanabe, Minoru
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 117 - 118
  • [24] A heterogeneous multiprocessor architecture for low-power audio signal processing applications
    Paker, Ö
    Sparso, J
    Haandbæk, N
    Isager, M
    Nielsen, LS
    IEEE COMPUTER SOCIETY WORKSHOP ON VLSI 2001, PROCEEDINGS, 2001, : 47 - 53
  • [25] Biomedical signal processing for health monitoring applications: a review
    Sonawani S.
    Patil K.
    Natarajan P.
    International Journal of Applied Systemic Studies, 2023, 10 (01) : 44 - 69
  • [26] HISTORY AND BIOMEDICAL APPLICATIONS OF DIGITAL SIGNAL AND IMAGE PROCESSING
    Prochazka, A.
    Vysata, O.
    2014 INTERNATIONAL WORKSHOP ON COMPUTATIONAL INTELLIGENCE FOR MULTIMEDIA UNDERSTANDING (IWCIM), 2014,
  • [27] Ultra-Low-Power Sensor Signal Monitoring and Impulse Radio Architecture for Biomedical Applications
    Haider, M. R.
    Islam, A. B.
    Islam, S. K.
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 222 - 227
  • [28] Reconfigurable Processing-in-Memory Architecture for Data Intensive Applications
    Bavikadi, Sathwika
    Sutradhar, Purab Ranjan
    Ganguly, Amlan
    Dinakarrao, Sai Manoj Pudukotai
    PROCEEDINGS OF THE 37TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, VLSID 2024 AND 23RD INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, ES 2024, 2024, : 222 - 227
  • [29] Unconventional Signal Processing Architecture for Reconfigurable On-Chip Communication Systems
    Vazquez-Avila, J. L.
    Sandoval-Arechiga, R.
    Gea-Garcia, B. I.
    Parra-Michel, R.
    Mario-Siller
    2015 IEEE 6TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2015,
  • [30] Reconfigurable signal processing ASIC architecture for high speed data communications
    Grayver, E
    Daneshrad, B
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : C389 - C392