Design approach for fast-settling two-stage amplifiers employing current-buffer Miller compensation

被引:0
|
作者
A. Pugliese
F. A. Amoroso
G. Cappuccino
G. Cocorullo
机构
[1] University of Calabria,Department of Electronics, Computer Science and Systems
关键词
Operational amplifiers; Frequency compensation; Transient response; Pole-zero analysis; Switched-capacitor integrator; CMOS analog integrated circuit design;
D O I
暂无
中图分类号
学科分类号
摘要
A new settling-time-oriented design strategy for two-stage operational amplifiers with current-buffer Miller compensation is presented. The proposed approach defines a systematic procedure to optimize the amplifier time response, allowing the required speed performances to be achieved without both power wasting and blind efforts for time-consuming trial-and-error design processes. To demonstrate the effectiveness of the methodology, a design example in a commercial 0.35 μm CMOS technology is presented. As shown by circuit and statistical simulations, the proposed strategy proves to be very useful to develop fast-settling operational amplifiers for typical discrete-time applications, such as switched-capacitor filters and ΣΔ analog-to-digital converters.
引用
收藏
页码:151 / 159
页数:8
相关论文
共 45 条
  • [1] Design approach for fast-settling two-stage amplifiers employing current-buffer Miller compensation
    Pugliese, A.
    Amoroso, F. A.
    Cappuccino, G.
    Cocorullo, G.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 59 (02) : 151 - 159
  • [2] Settling time optimisation for two-stage CMOS amplifiers with current-buffer Miller compensation
    Pugliese, A.
    Amoroso, F. A.
    Cappuccino, G.
    Cocorullo, G.
    ELECTRONICS LETTERS, 2007, 43 (23) : 1257 - 1258
  • [3] SETTLING-TIME-ORIENTED DESIGN PROCEDURE FOR TWO-STAGE AMPLIFIERS WITH CURRENT-BUFFER MILLER COMPENSATION
    Pugliese, Andrea
    Amoroso, Francesco
    Cappuccino, Gregorio
    Cocorullo, Giuseppe
    REVUE ROUMAINE DES SCIENCES TECHNIQUES-SERIE ELECTROTECHNIQUE ET ENERGETIQUE, 2009, 54 (04): : 375 - 384
  • [4] Settling-time-oriented design procedure for two-stage amplifiers with current-buffer Miller compensation
    Pugliese, A.
    Amoroso, F. A.
    Cappuccino, G.
    Cocorullo, G.
    ECCSC 08: 4TH EUROPEAN CONFERENCE ON CIRCUITS AND SYSTEMS FOR COMMUNICATIONS, 2008, : 114 - +
  • [5] Slewing investigation and improved design rules for SC circuits employing two-stage amplifiers with current-buffer Miller compensation
    Amoroso, F. A.
    Pugliese, A.
    Cappuccino, G.
    Cocorullo, G.
    PRIME: 2008 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PROCEEDINGS, 2008, : 209 - 212
  • [6] Micropower Two-Stage Amplifier Employing Recycling Current-Buffer Miller Compensation
    Wang, Wei
    Yan, Zushu
    Mak, Pui-In
    Law, Man-Kay
    Martins, Rui P.
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1889 - 1892
  • [7] Large-Signal Settling Optimization of SC Circuits Using Two-Stage Amplifiers with Current-Buffer Miller Compensation
    Amoroso, F. A.
    Pugliese, A.
    Cappuccino, G.
    PRIME: PROCEEDINGS OF THE CONFERENCE 2009 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2009, : 328 - 331
  • [8] Settling time optimisation for two-stage CMOS amplifiers with current-buffer Miller compensation (vol 43, pg 1257, 2007)
    Pugliese, A.
    Amoroso, F. A.
    Cappuccino, G.
    Cocorullo, G.
    ELECTRONICS LETTERS, 2008, 44 (05) : 389 - 389
  • [9] Fast-settling CMOS two-stage operational transconductance amplifiers and their systematic design
    Yao, LB
    Steyaert, M
    Sansen, W
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, 2002, : 839 - 842
  • [10] A Hybrid Miller-Cascode Compensation for Fast Settling in Two-Stage Operational Amplifiers
    Ju, Hyungyu
    Lee, Minjae
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (08) : 1770 - 1781