Modern architecture for photonic networks-on-chip

被引:0
|
作者
Kapil Sharma
Vivek Kumar Sehgal
机构
[1] Jaypee University of Information Technology,Department of Computer Science and Engineering
来源
关键词
Photonic integrated circuits; Micro-ring resonator; Networks-on-chip;
D O I
暂无
中图分类号
学科分类号
摘要
Development in photonic integrated circuits (PICs) provides a promising solution for on-chip optical computation and communication. PICs provides the best alternative to traditional networks-on-chip (NoC) circuits which face serious challenges such as bandwidth, latency and power consumption. Integrated optics have substantiated the ability to accomplish low-power communication and low-power data processing at ultra-high speeds. In this work, we propose a new architecture for NoC, which might improve overall on-chip network performance by reducing its power consumption, providing large channel capacity for communication, decreasing latency among nodes and reducing hop count. Some of the key features of the proposed architecture are to reduce the waveguide network for communication among nodes, and this architecture can be used as a brick to construct other architectures. In this architecture, we use micro-ring resonator (MRR) and it is used to provide a high bandwidth connection among nodes with a lesser number of waveguide networks. Furthermore, results show that this architecture of PICs provides better performance in terms of low communication latency, low power consumption, high bandwidth. It also provides acceptable FSR value, FWHR value, finesse value and Q-factor of micro-ring resonators used for the design of MRR in this architecture.
引用
收藏
页码:9901 / 9921
页数:20
相关论文
共 50 条
  • [41] An Effective Architecture for Trace-Driven Emulation of Networks-on-Chip on FPGAs
    Thiem Van Chu
    Kise, Kenji
    2018 28TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2018, : 419 - 426
  • [42] Thermal-aware IP virtualization and placement for networks-on-chip architecture
    Hung, W
    Addo-Quaye, C
    Theocharides, T
    Xie, I
    Vijaykrishnan, N
    Irwin, MJ
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 430 - 437
  • [43] A router architecture with dual input and dual output channels for Networks-on-Chip
    Zhou, Wu
    Ouyang, Yiming
    Lu, Yingchun
    Liang, Huaguo
    Microprocessors and Microsystems, 2022, 90
  • [44] A Novel Architecture with Low Laser Power Based on Optical Networks-on-Chip
    Su, Ye
    Xie, Yiyuan
    Fu, Lixia
    Chai, Junxiong
    2019 IEEE INTERNATIONAL CONFERENCE ON MANIPULATION, MANUFACTURING AND MEASUREMENT ON THE NANOSCALE (IEEE 3M-NANO), 2019, : 146 - 150
  • [45] Exploring Virtual-Channel Architecture in FPGA based Networks-on-Chip
    Lu, Ye
    McCanny, John
    Sezer, Sakir
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 302 - 307
  • [46] Optical Routers with Ultra-Low Power Consumption for Photonic Networks-on-Chip
    Yang, Lin
    Ji, Ruiqiang
    Zhang, Lei
    Ding, Jianfeng
    Tian, Yonghui
    Zhou, Ping
    Lu, Yangyang
    Zhu, Weiwei
    2012 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2012,
  • [47] Architectural Study of Reconfigurable Photonic Networks-on-Chip for Multi-Core Processors
    Debaes, C.
    Artundo, I.
    Heirman, W.
    Loperena, M.
    Van Campenhout, J.
    Thienpont, H.
    2009 IEEE LEOS ANNUAL MEETING CONFERENCE PROCEEDINGS, VOLS 1AND 2, 2009, : 266 - +
  • [48] LIBRA: Thermal and Process Variation Aware Reliability Management in Photonic Networks-on-Chip
    Chittamuru, Sai Vineel Reddy
    Thakkar, Ishan G.
    Pasricha, Sudeep
    IEEE TRANSACTIONS ON MULTI-SCALE COMPUTING SYSTEMS, 2018, 4 (04): : 758 - 772
  • [49] SPECTRA: A Framework for Thermal Reliability Management in Silicon-Photonic Networks-on-Chip
    Chittamuru, Sai Vineel Reddy
    Pasricha, Sudeep
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 86 - 91
  • [50] Cross-Layer Thermal Reliability Management in Silicon Photonic Networks-on-Chip
    Pasricha, Sudeep
    Chittamuru, Sai Vineel Reddy
    Thakkar, Ishan G.
    PROCEEDINGS OF THE 2018 GREAT LAKES SYMPOSIUM ON VLSI (GLSVLSI'18), 2018, : 317 - 322