Minimizing interconnect length on reconfigurable meshes

被引:0
|
作者
Jigang Wu
Thambipillai Srikanthan
Kai Wang
机构
[1] Tianjin Polytechnic University,School of Computer Science and Software
[2] Nanyang Technological University,School of Computer Engineering
关键词
Mesh; reconfiguration; processor array; routing; algorithm;
D O I
暂无
中图分类号
学科分类号
摘要
Shorter total interconnect and fewer switches in a processor array definitely lead to less capacitance, power dissipation and dynamic communication cost between the processing elements. This paper presents an algorithm to find a maximum logical array (MLA) that has shorter interconnect and fewer switches in a reconfigurable VLSI array with hard/soft faults. The proposed algorithm initially generates the middle (⌊k/2⌋th) logical column and then makes it nearly straight for the MLA with k logical columns. A dynamic programming approach is presented to compact other logical columns toward the middle logical column, resulting in a tightly-coupled MLA. In addition, the lower bound of the interconnect length of the MLA is proposed. Experimental results show that the resultant logical array is nearly optimal for the host array with large fault size, according to the proposed lower bound.
引用
收藏
页码:315 / 321
页数:6
相关论文
共 50 条
  • [1] Minimizing interconnect length on reconfigurable meshes
    Wu, Jigang
    Srikanthan, Thambipillai
    Wang, Kai
    FRONTIERS OF COMPUTER SCIENCE IN CHINA, 2009, 3 (03): : 315 - 321
  • [2] Reconfigurable meshes with reconfigurable switches
    Moreira, A
    INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS I-III, PROCEEDINGS, 1997, : 538 - 545
  • [3] Efficient sorting and routing on reconfigurable meshes using restricted bus length
    Kunde, M
    Gurtzig, K
    11TH INTERNATIONAL PARALLEL PROCESSING SYMPOSIUM, PROCEEDINGS, 1997, : 713 - 720
  • [4] OPTIMAL SIMULATION OF MULTIDIMENSIONAL RECONFIGURABLE MESHES BY 2-DIMENSIONAL RECONFIGURABLE MESHES
    VAIDYANATHAN, R
    TRAHAN, JL
    INFORMATION PROCESSING LETTERS, 1993, 47 (05) : 267 - 273
  • [5] Minimizing FPGA interconnect delays
    Brown, S
    Khellah, M
    Vranesic, Z
    IEEE DESIGN & TEST OF COMPUTERS, 1996, 13 (04): : 16 - 23
  • [6] Scaling-simulation of linear reconfigurable meshes by horizontal-vertical reconfigurable meshes
    Matsumae, S
    PDPTA '05: Proceedings of the 2005 International Conference on Parallel and Distributed Processing Techniques and Applications, Vols 1-3, 2005, : 533 - 539
  • [7] HOUGH TRANSFORM ON RECONFIGURABLE MESHES
    CHUNG, KL
    LIN, HY
    COMPUTER VISION AND IMAGE UNDERSTANDING, 1995, 61 (02) : 278 - 284
  • [8] Permutation Routing on Reconfigurable Meshes
    J. C. Cogolludo
    S. Rajasekaran
    Algorithmica, 2001, 31 : 44 - 57
  • [9] Permutation routing on reconfigurable meshes
    Cogolludo, JC
    Rajasekaran, S
    ALGORITHMICA, 2001, 31 (01) : 44 - 57
  • [10] Visibility computation on reconfigurable meshes
    Fujimura, K
    GRAPHICAL MODELS AND IMAGE PROCESSING, 1997, 59 (06): : 395 - 406