Fast Integer Word-length Optimization for Fixed-point SystemsInteger Word-length Optimization

被引:0
|
作者
Riham Nehmeh
Daniel Menard
Erwan Nogues
Andrei Banciu
Thierry Michel
Romuald Rocher
机构
[1] STMicroelectronics,UEB
[2] INSA Rennes,UEB
[3] IETR,undefined
[4] UMR 6164,undefined
[5] University of Rennes,undefined
[6] IRISA/INRIA,undefined
来源
关键词
Fixed-point arithmetic; Overflow effect analysis; Fixed-point simulation acceleration; Fixed-point optimization;
D O I
暂无
中图分类号
学科分类号
摘要
Time-to-market and implementation cost are high-priority considerations in the automation of digital hardware design. Nowadays, digital signal processing applications are implemented into fixed-point architectures due to its advantage of manipulating data with lower word-length. Thus, floating-point to fixed point conversion is mandatory. This conversion is translated into optimizing the integer word length and fractional word length. Optimizing the integer word-length can significantly reduce the cost when the application is tolerant to a low probability of overflow. In this paper, a new selective simulation technique to accelerate overflow effect analysis is introduced. A new integer word-length optimization algorithm that exploits this selective simulation technique is proposed to reduce both implementation cost and optimization time. The efficiency of our proposals is illustrated through experiments, where selective simulation technique allows accelerating the execution time of up to 1200 and 1000 when applied on Global Positioning System and on Fast Fourier Transform part (FFT) of Orthogonal Frequency Division Multiplexing chain respectively. Moreover, applying the optimization algorithm on the FFT part leads to a cost reduction between 17 to 22 % with respect to interval arithmetic and an acceleration factor of up to 617 with respect to classical max-1 algorithm.
引用
收藏
页码:113 / 128
页数:15
相关论文
共 50 条
  • [21] Power Optimization of Parallel Multipliers in Systems with Variable Word-Length
    Oskuii, Saeeid Tahmasbi
    Kjeldsberg, Per Gunnar
    Lundheim, Lars
    Havashki, Asghar
    [J]. INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 : 103 - 115
  • [22] WORD-LENGTH IN ELEMENTARY MATRICES
    HINSON, EK
    [J]. JOURNAL OF ALGEBRA, 1991, 142 (01) : 76 - 80
  • [23] Abolishing the word-length effect
    Hulme, C
    Surprenant, AM
    Bireta, TJ
    Stuart, G
    Neath, I
    [J]. JOURNAL OF EXPERIMENTAL PSYCHOLOGY-LEARNING MEMORY AND COGNITION, 2004, 30 (01) : 98 - 106
  • [24] The distinctiveness of the word-length effect
    Hulme, Charles
    Neath, Ian
    Stuart, George
    Shostak, Lisa
    Surprenant, Aimee M.
    Brown, Gordon D. A.
    [J]. JOURNAL OF EXPERIMENTAL PSYCHOLOGY-LEARNING MEMORY AND COGNITION, 2006, 32 (03) : 586 - 594
  • [25] A Hierarchical Methodology for Word-Length Optimization of Signal Processing Systems
    Parashar, Karthick
    Rocher, Romuald
    Menard, Daniel
    Sentieys, Olivier
    [J]. 23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 318 - 323
  • [26] Word-Length Selection for Power Minimization via Nonlinear Optimization
    Clarke, Jonathan A.
    Constantinides, George A.
    Cheung, Peter Y. K.
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2009, 14 (03)
  • [27] LEXICAL DECISIONS AND WORD-LENGTH
    RICHARDS, LG
    DOGGETT, DE
    [J]. BULLETIN OF THE PSYCHONOMIC SOCIETY, 1976, 8 (04) : 249 - 249
  • [28] Power-Aware and Branch-Aware Word-Length Optimization
    Osborne, W. G.
    Coutinho, J. G. F.
    Luk, W.
    Mencer, O.
    [J]. PROCEEDINGS OF THE SIXTEENTH IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, 2008, : 129 - 138
  • [29] FPGA acceleration of bit-true simulations for word-length optimization
    Hormigo, Javier
    Caffarena, Gabriel
    [J]. 2021 IEEE 28TH SYMPOSIUM ON COMPUTER ARITHMETIC (ARITH 2021), 2021, : 119 - 122
  • [30] A symbolic noise analysis approach to word-length optimization in DSP hardware
    Ahmadi, Arash
    Zwolinski, Mark
    [J]. 2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 457 - 460