A Formal Approach to On-Line Monitoring of Digital VLSI Circuits: Theory, Design and Implementation

被引:0
|
作者
Santosh Biswas
Siddhartha Mukhopadhyay
Amit Patra
机构
[1] Indian Institute of Technology,Department of Computer Science and Engineering
[2] Indian Institute of Technology,Department of Electrical Engineering
来源
关键词
fault detection and diagnosis; discrete event systems; ordered binary decision diagrams; detection latency;
D O I
暂无
中图分类号
学科分类号
摘要
This work is concerned with the development of algorithms and CAD tools for the design of digital circuits with on line monitoring capability. The Theory of Fault Detection and Diagnosis available in the literature on Discrete Event Systems has been adopted for on-line detection of stuck-at faults in Digital Circuits. Efficient computational techniques to deal with very large state spaces based on Ordered Binary Decision Diagrams and Abstraction have been proposed. Based on these a CAD tool has been developed that can provide a fully automated flow for design of circuits with on-line test capability without the requirement of any modification to the core. The tool can handle generic digital circuits with cell count as high as 15,000 and having the order of 2500 states. This is believed to be an improvement of an order of magnitude over results presented in the literature. This methodology enables the designer to tradeoff fault coverage and detection latency against area and power overhead. The design flow using the CAD tool developed is described and results for design of on-line detectors for various ISCAS89 benchmark circuits are provided. The methodology is further validated by design, fabrication, and testing of an ASIC in 0.18 μ technology.
引用
收藏
页码:503 / 537
页数:34
相关论文
共 50 条
  • [1] A formal approach to on-line monitoring of digital VLSI circuits: Theory, design and implementation
    Biswas, S
    Mukhopadhyay, S
    Patra, A
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2005, 21 (05): : 503 - 537
  • [2] A BIST approach to on-line monitoring of digital VLSI circuits: A CAD tool
    Biswas, S
    Mukhopadhyay, S
    Patra, A
    [J]. 13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 184 - 189
  • [3] CMOS sensors for on-line thermal monitoring of VLSI circuits
    Szekely, V
    Marta, C
    Kohari, Z
    Rencz, M
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (03) : 270 - 276
  • [4] A novel built-in CMOS sensor for on-line thermal monitoring of VLSI circuits
    Wang, NL
    Zhang, S
    Zhou, RD
    [J]. 2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1345 - 1348
  • [5] Methodology for low power design of on-line testers for digital circuits
    Biswas, S.
    Paul, G.
    Mukhopadhyay, S.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2008, 95 (08) : 785 - 797
  • [6] Practical works for on-line teaching design and test of digital circuits
    Jutman, A
    Ubar, R
    Hahanov, V
    Skvortsova, O
    [J]. ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 1223 - 1226
  • [7] The design and implementation of circuit breaker on-line monitoring device
    Wang, Wei
    Lin, Leting
    Pang, Wei
    Xuan, Ming
    Liu, Jingyi
    Ma, Wei
    Li, Rui
    [J]. 2014 IEEE TRANSPORTATION ELECTRIFICATION CONFERENCE AND EXPO (ITEC) ASIA-PACIFIC 2014, 2014,
  • [8] Design and Implementation of On-Line Monitoring System of Substation equipment
    Li, Xiao-ying
    Zhang, Dan
    [J]. PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON AUTOMATION, MECHANICAL CONTROL AND COMPUTATIONAL ENGINEERING, 2015, 124 : 560 - 565
  • [9] ADOLT - An ADaptable On-Line Testing scheme for VLSI circuits
    Maamar, A
    Russell, G
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 770 - 771
  • [10] Optimization of the theory of FDD of DES for alleviation of the State Explosion Problem and development of CAD tools for On-Line Testing of Digital VLSI Circuits
    Biswas, S
    Mukhopadhyay, S
    Patra, A
    [J]. 10TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2004, : 184 - 184