Behavioral Fault Modeling and Simulation Using VHDL-AMS to Speed-Up Analog Fault Simulation

被引:0
|
作者
Y. Kiliç
M. Zwoliński
机构
[1] Allegro MicroSystems Europe Ltd.,Department of Electronic and Computer Science
[2] University of Southampton,undefined
关键词
behavioral fault modeling; macro modeling; analog fault simulation; VHDL-AMS;
D O I
暂无
中图分类号
学科分类号
摘要
One of the main requirements for generating test patterns for analog and mixed-signal circuits is fast fault simulation. Analog fault simulation is much slower than the digital equivalent. This is due to the fact that digital circuit simulators use less complex algorithms compared with transistor-level simulators. Two of the techniques to speed up analog fault simulation are: fault dropping/collapsing, in which faults that have similar circuit responses compared with the fault-free circuit response and/or with another faulty circuit response are considered equivalent; and behavioral/macro modeling, whereby parts of the circuit are modeled at a more abstract level, therefore reducing the complexity and the simulation time. This paper discusses behavioral fault modeling to speed-up fault simulation for analog circuits.
引用
收藏
页码:177 / 190
页数:13
相关论文
共 50 条
  • [1] Behavioral fault modeling and simulation using VHDL-AMS to speed-up analog fault simulation
    Kiliç, Y
    Zwolinski, M
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2004, 39 (02) : 177 - 190
  • [2] Fault Modeling and Simulation Using VHDL-AMS
    A. J. Perkins
    M. Zwolinski
    C. D. Chalk
    B. R. Wilkins
    [J]. Analog Integrated Circuits and Signal Processing, 1998, 16 : 141 - 155
  • [3] Fault modeling and simulation using VHDL-AMS
    Perkins, AJ
    Zwolinski, M
    Chalk, CD
    Wilkins, BR
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1998, 16 (02) : 141 - 155
  • [4] Behavioral modeling and simulation of RE LNA with VHDL-AMS
    Li, HQ
    Miao, CY
    [J]. MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING II, 2006, 6035
  • [5] Behavioral modeling and simulation of semiconductor devices and circuits using VHDL-AMS
    Mortczaee, R.
    Karimi, Gh. R.
    Mirzakuchaki, S.
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING, CONFERENCE PROCEEDINGS BOOK, 2007, : 119 - +
  • [6] A unified method for system simulation behavioral modeling with VHDL-AMS
    Hessel, E.
    Lang, Th.
    Reinders, Th.
    Klinkenberg, M.
    Haase, J.
    [J]. VDI Berichte, 2007, (2000): : 321 - 333
  • [7] Behavioral simulation of biological neuron systems using VHDL and VHDL-AMS
    Bailey, Julian A.
    Wilson, Peter R.
    Brown, Andrew D.
    Chad, John
    [J]. BMAS 2007: PROCEEDINGS OF THE 2007 IEEE INTERNATIONAL BEHAVIORAL MODELING AND SIMULATION WORKSHOP, 2007, : 153 - +
  • [8] A unified method for system simulation behavioral modeling with VHDL-AMS
    Hessel, E.
    Lang, Th.
    Reinders, Th.
    Klinkenberg, M.
    Haase, J.
    [J]. ELECTRONIC SYSTEMS FOR VEHICLES, 2007, 2000 : 321 - 333
  • [9] New Methods for Simulation Speed-up and Test Qualification With Analog Fault Simulation
    Devanathan, V. R.
    Balasubramanian, Lakshmanan
    Parekhji, Rubin
    [J]. 2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 363 - 368
  • [10] Delay fault modelling/simulation using VHDL-AMS in multi-VDD systems
    Ali, N. B. Zain
    Zwolinski, M.
    Ahmadi, A.
    [J]. 2008 26TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2008, : 413 - 416