Scalable Delay Fault BIST for Use with Low-Cost ATE

被引:0
|
作者
Ilia Polian
Bernd Becker
机构
[1] Albert-Ludwigs-University,Institute of Computer Science
来源
关键词
BIST; delay testing; IP cores; thermal constraints; symbolic methods; SAT;
D O I
暂无
中图分类号
学科分类号
摘要
We present a BIST architecture based on a Multi-Input Signature Register (MISR) expanding single input vectors into sequences, which are used for testing of delay faults. Input vectors can be stored on-chip or in the ATE; in the latter case, a low speed tester can be employed though the sequences are applied at-speed to the block-under-test. The number of input vectors (and thus the area demand on-chip or ATE memory requirements) can be traded for the test application time.
引用
收藏
页码:181 / 197
页数:16
相关论文
共 50 条
  • [1] Scalable delay fault BIST for use with low-cost ATE
    Polian, I
    Becker, B
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2004, 20 (02): : 181 - 197
  • [2] Low-cost ATE≠low performance
    Jacob, Gerald
    EE: Evaluation Engineering, 1995, 34 (06):
  • [3] Robust and low-cost BIST architectures for sequential fault testing in datapath multipliers
    Psarakis, M
    Gizopoulos, D
    Paschalis, A
    Kranitis, N
    Zorian, Y
    19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 15 - 20
  • [4] Efficient approaches to low-cost high-fault coverage VLSI BIST designs
    Chen, CIH
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1998, 34 (01) : 63 - 70
  • [5] A low-cost BIST scheme for ADC testing
    Wang, YS
    Wang, JX
    Lai, FC
    Ye, YZ
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 665 - 668
  • [6] LOW-COST ATE NOT-EQUAL LOW PERFORMANCE
    JACOB, G
    EE-EVALUATION ENGINEERING, 1995, 34 (06): : 50 - 57
  • [7] DMM SETS THE PACE IN LOW-COST ATE
    CONWAY, A
    ELECTRONIC DESIGN, 1980, 28 (18) : 101 - 106
  • [8] Lowering cost of test: Parallel test or low-cost ATE?
    Rivoir, J
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 360 - 363
  • [9] A low-cost jitter measurement technique for BIST applications
    Huang, Jiun-Lang
    Huang, Jui-Jer
    Liu, Yuan-Shuang
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2006, 22 (03): : 219 - 228
  • [10] A Low-Cost Jitter Measurement Technique for BIST Applications
    Jiun-Lang Huang
    Jui-Jer Huang
    Yuan-Shuang Liu
    Journal of Electronic Testing, 2006, 22 : 219 - 228