共 35 条
Two-step gate-recess process combining selective wet-etching and digital wet-etching for InAlAs/InGaAs InP-based HEMTs
被引:0
|作者:
Ying-hui Zhong
Shu-xiang Sun
Wen-bin Wong
Hai-li Wang
Xiao-ming Liu
Zhi-yong Duan
Peng Ding
Zhi Jin
机构:
[1] Zhengzhou University,School of Physics and Engineering
[2] Chinese Academy of Sciences,Institute of Microelectronics
来源:
关键词:
High electron mobility transistors (HEMTs);
Gate-recess;
Digital wet-etching;
Selective wet-etching;
TN385;
D O I:
暂无
中图分类号:
学科分类号:
摘要:
A two-step gate-recess process combining high selective wet-etching and non-selective digital wet-etching techniques has been proposed for InAlAs/InGaAs InP-based high electron mobility transistors (HEMTs). High etching-selectivity ratio of InGaAs to InAlAs material larger than 100 is achieved by using mixture solution of succinic acid and hydrogen peroxide (H2O2). Selective wet-etching is validated in the gate-recess process of InAlAs/InGaAs InP-based HEMTs, which proceeds and automatically stops at the InAlAs barrier layer. The non-selective digital wet-etching process is developed using a separately controlled oxidation/de-oxidation technique, and during each digital etching cycle 1.2 nm InAlAs material is removed. The two-step gate-recess etching technique has been successfully incorporated into device fabrication. Digital wet-etching is repeated for two cycles with about 3 nm InAlAs barrier layer being etched off. InP-based HEMTs have demonstrated superior extrinsic transconductance and RF characteristics to devices fabricated during only the selective gate-recess etching process because of the smaller gate to channel distance.
引用
收藏
页码:1180 / 1185
页数:5
相关论文