Two-step gate-recess process combining selective wet-etching and digital wet-etching for InAlAs/InGaAs InP-based HEMTs

被引:0
|
作者
Ying-hui Zhong
Shu-xiang Sun
Wen-bin Wong
Hai-li Wang
Xiao-ming Liu
Zhi-yong Duan
Peng Ding
Zhi Jin
机构
[1] Zhengzhou University,School of Physics and Engineering
[2] Chinese Academy of Sciences,Institute of Microelectronics
关键词
High electron mobility transistors (HEMTs); Gate-recess; Digital wet-etching; Selective wet-etching; TN385;
D O I
暂无
中图分类号
学科分类号
摘要
A two-step gate-recess process combining high selective wet-etching and non-selective digital wet-etching techniques has been proposed for InAlAs/InGaAs InP-based high electron mobility transistors (HEMTs). High etching-selectivity ratio of InGaAs to InAlAs material larger than 100 is achieved by using mixture solution of succinic acid and hydrogen peroxide (H2O2). Selective wet-etching is validated in the gate-recess process of InAlAs/InGaAs InP-based HEMTs, which proceeds and automatically stops at the InAlAs barrier layer. The non-selective digital wet-etching process is developed using a separately controlled oxidation/de-oxidation technique, and during each digital etching cycle 1.2 nm InAlAs material is removed. The two-step gate-recess etching technique has been successfully incorporated into device fabrication. Digital wet-etching is repeated for two cycles with about 3 nm InAlAs barrier layer being etched off. InP-based HEMTs have demonstrated superior extrinsic transconductance and RF characteristics to devices fabricated during only the selective gate-recess etching process because of the smaller gate to channel distance.
引用
收藏
页码:1180 / 1185
页数:5
相关论文
共 35 条
  • [31] Effect of a two-step recess process using atomic layer etching on the performance of In0.52Al0.48As/In0.53Ga0.47As p-HEMTs
    Kim, Tae-Woo
    Kim, Dae-Hyun
    Park, Sang Duk
    Yeom, Geun Young
    Lim, Byeong Ok
    Rhee, Jin-Koo
    Jang, Jae-Hyung
    Song, Jong-In
    IEEE ELECTRON DEVICE LETTERS, 2007, 28 (12) : 1086 - 1088
  • [33] A novel Ω-SOI Gate-All-Around FET with doping free load-Si and two-step wet etching achieving superior leakage suppression and short-channel effects immunity
    Sun, Longyu
    Liu, Haoyan
    Wang, Xin
    Jia, Xiaofeng
    Zhang, Jiayi
    Li, Yongliang
    Microelectronics Journal, 2025, 156
  • [34] A two-step-recess process based on atomic-layer etching for high-performance In0.52Al0.48As/In0-53Ga0.47As p-HEMTs
    Kim, Tae-Woo
    Kim, Dae-Hyun
    Park, Sang-Duk
    Shin, Seung Heon
    Jo, Seong June
    Song, Ho-Jin
    Park, Young Min
    Bae, Jeoun-Oun
    Kim, Young-Woon
    Yeom, Geun-Young
    Jang, Jae-Hyung
    Song, Jong-In
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (07) : 1577 - 1584
  • [35] Enhanced Light Output of GaN-Based Vertical-Structured Light-Emitting Diodes With Two-Step Surface Roughening Using KrF Laser and Chemical Wet Etching
    Lee, Wei-Chi
    Wang, Shui-Jinn
    Uang, Kai-Ming
    Chen, Tron-Min
    Kuo, Der-Ming
    Wang, Pei-Ren
    Wang, Po-Hong
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2010, 22 (17) : 1318 - 1320