An 8/10 bit 200/100MS/s configurable asynchronous SAR ADC

被引:0
|
作者
Zhangming Zhu
Yu Xiao
Lifeng Xu
Haoyu Ding
Yintang Yang
机构
[1] Xidian University,School of Microelectronics
关键词
High-speed analog-to-digital converter; Asynchronous; Configurable; Successive approximation;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents an asynchronous 8/10 bit configurable successive approximation register analog-to-digital converter (ADC). The proposed ADC has two resolution modes and can work at a maximal sampling rate of 200 and 100MS/s for 8 bit mode and 10 bit mode respectively. The ADC uses a custom-designed 1 fF unit capacitor to reduce the power consumption and settling time of capacitive DAC, a dynamic comparator with tail current to minimize kickback noise and improve linearity. Moreover, asynchronous control technique is utilized to implement the ADC in a flexible and energy-efficient way. The proposed ADC is designed in 90 nm CMOS technology. At 100MS/s and 1.0 V supply, the ADC consumes 1.06 mW and offers an ENOB of 9.56 bit for 10 bit mode. When the ADC operates at 8 bit mode, the sampling rate is 200MS/s with 1.56 mW power consumption from 1.0 supply. The resulted ENOB is 7.84 bit. The FOMs for 10 bit mode at 100MS/s and 8 bit mode at 200MS/s are 14 and 34 fJ/conversion-step respectively.
引用
收藏
页码:249 / 255
页数:6
相关论文
共 50 条
  • [1] An 8/10 bit 200/100MS/s configurable asynchronous SAR ADC
    Zhu, Zhangming
    Xiao, Yu
    Xu, Lifeng
    Ding, Haoyu
    Yang, Yintang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 77 (02) : 249 - 255
  • [2] A 10-bit 100MS/s SAR ADC for the Hadronic Calorimeter Upgrade
    Mei, Yuan
    Li, Shaorui
    PROCEEDINGS OF THE 2019 IEEE NATIONAL AEROSPACE AND ELECTRONICS CONFERENCE (NAECON), 2019, : 59 - 62
  • [3] A 10-bit 100MS/s Time Domain Flash-SAR ADC
    Wu, S. Y.
    Du, L.
    Jiang, M.
    Ning, N.
    Yu, Q.
    Liu, Y.
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [4] A 10-bit 100MS/s Subrange SAR ADC with Time-Domain Quantization
    Du, Ling
    Wu, Shuangyi
    Jiang, Min
    Ning, Ning
    Yu, Qi
    Liu, Yang
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 301 - 304
  • [5] A 100mW 10 bit 100MS/s all CMOS ADC
    Hall, JH
    Nairn, DG
    THIRD INTERNATIONAL CONFERENCE ON ADVANCED A/D AND D/A CONVERSION TECHNIQUES AND THEIR APPLICATIONS, 1999, (466): : 5 - 8
  • [6] A 10-bit 100-MS/s Power-Efficient Asynchronous SAR ADC
    Zhang, Beichen
    Yao, Bingbing
    Liu, Liyuan
    Wu, Nanjian
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 722 - 724
  • [7] A 26 μW 8 bit 10 MS/s Asynchronous SAR ADC for Low Energy Radios
    Harpe, Pieter J. A.
    Zhou, Cui
    Bi, Yu
    van der Meijs, Nick P.
    Wang, Xiaoyan
    Philips, Kathleen
    Dolmans, Guido
    de Groot, Harmke
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (07) : 1585 - 1595
  • [8] AN 8B 100MS/S FLASH ADC
    YOSHII, Y
    ASANO, K
    NAKAMURA, M
    YAMADA, C
    ISSCC DIGEST OF TECHNICAL PAPERS, 1984, 27 : 58 - 59
  • [9] A 10-bit 100MS/s pipelined ADC in 0.18μm CMOS technology
    Lee, Hwei-Yu
    Liu, Shen-Luan
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 3 - +
  • [10] A 10bit 100MS/s pipelined ADC with an improved 1.5bit/stage architecture
    Ye, Fan
    Shi, Yufeng
    Guo, Yao
    Luo, Lei
    Xu, Jun
    Ren, Junyan
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2008, 29 (12): : 2359 - 2363