Reliability Model for Multiple-Error Protected Static Memories

被引:0
|
作者
Hadi Jahanirad
机构
[1] University of Kurdistan,Department of Electrical Engineering
来源
关键词
SRAM; MCU; Multi-bit error correction codes; MTBF; Bit interleaving;
D O I
暂无
中图分类号
学科分类号
摘要
The problem of multi-cell upset (MCU) becomes a major issue in the nanometer SRAM chips. Various types of multi-bit error correction codes (MECC) have been developed to mitigate this problem. Proper selection of different parameters of each MECC scheme can lead to efficient encoder/decoder design. In this paper a semi-analytical model is presented which can estimate the memory failure probability (as well as mean time between failures (MTBF) and reliability) and can guide the system designers to select proper protection scheme for the system memories. The model was validated by comparison to simulation method (less than 3.1% estimation error) and a state of the art model (less than 2.9% estimation error). The impact of various parameters of four types of correction schemes is analyzed and a comparison of these coding schemes with respect to their capabilities to enhance memory reliability is performed.
引用
收藏
页码:189 / 207
页数:18
相关论文
共 50 条
  • [41] Hardened by design techniques for implementing multiple-bit upset tolerant static memories
    Blum, Daniel R.
    Delgado-Frias, Jose G.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2786 - 2789
  • [42] Unified Stochastic Reliability Aware Model for SONOS Memories in Harsh Environments
    Hillebrand, Theodor
    Taddiken, Maike
    Tscherkaschin, Konstantin
    Paul, Steffen
    Peters-Drolshagen, Dagmar
    2016 16TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2016,
  • [43] Model update using modal contribution to static flexibility error
    Denoyer, KK
    Peterson, LD
    AIAA JOURNAL, 1997, 35 (11) : 1739 - 1745
  • [44] Design and Implementation of Machine Tool Static Error Feedback Model
    Kumar, S.
    Vichare, P.
    Nassehi, A.
    Dhokia, V. G.
    Newman, S. T.
    2009 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL ENGINEERING AND ENGINEERING MANAGEMENT, VOLS 1-4, 2009, : 660 - 664
  • [45] Static Source Error Correction Model Based on MATLAB and Simulink
    Xu, Zhenteng
    Cheng, Cheng
    Li, Yanjun
    2019 PROGNOSTICS AND SYSTEM HEALTH MANAGEMENT CONFERENCE (PHM-QINGDAO), 2019,
  • [46] Defect analysis and realistic fault model extensions for static random access memories
    Zarrineh, K
    Deo, AP
    Adams, RD
    RECORDS OF THE 2000 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2000, : 119 - 124
  • [47] A REALISTIC FAULT MODEL AND TEST ALGORITHMS FOR STATIC RANDOM-ACCESS MEMORIES
    DEKKER, R
    BEENKER, F
    THIJSSEN, L
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (06) : 567 - 572
  • [48] Improving the Reliability of MLC NAND Flash Memories Through Adaptive Data Refresh and Error Control Coding
    Chengen Yang
    Hsing-Min Chen
    Trevor N. Mudge
    Chaitali Chakrabarti
    Journal of Signal Processing Systems, 2014, 76 : 225 - 234
  • [49] Predicted vs. Actual Bit Error Rates for MMS HPCA Memories and Their Impact on Software Reliability
    Wood, Paul
    Furman, Judith
    Monreal, Roberto
    2021 IEEE AEROSPACE CONFERENCE (AEROCONF 2021), 2021,
  • [50] Improving the Reliability of MLC NAND Flash Memories Through Adaptive Data Refresh and Error Control Coding
    Yang, Chengen
    Chen, Hsing-Min
    Mudge, Trevor N.
    Chakrabarti, Chaitali
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2014, 76 (03): : 225 - 234