Solid-state non-volatile memories based on vdW heterostructure-based vertical-transport ferroelectric field-effect transistors

被引:0
|
作者
Yang, Qiyu [1 ,2 ]
Luo, Zheng-Dong [1 ,2 ]
Xiao, Fei [1 ]
Zhang, Junpeng [3 ]
Zhang, Dawei [4 ,5 ]
Tan, Dongxin [2 ]
Gan, Xuetao [6 ,7 ]
Liu, Yan [1 ,2 ]
Chu, Zhufei [8 ]
Xia, Yinshui [8 ]
Han, Genquan [1 ,2 ]
机构
[1] Xidian Univ, Hangzhou Inst Technol, Hangzhou 311200, Peoples R China
[2] Xidian Univ, Sch Microelect, State Key Discipline Lab Wide Band Gap Semicond Te, Xian 710071, Peoples R China
[3] Xidian Univ, Sch Artificial Intelligence, Xian 710071, Peoples R China
[4] Univ New South Wales UNSW Sydney, Sch Mat Sci & Engn, Sydney, NSW 2052, Australia
[5] Univ New South Wales UNSW Sydney, ARC Ctr Excellence Future Low Energy Elect Technol, Sydney, NSW 2052, Australia
[6] Northwestern Polytech Univ, Key Lab Light Field Manipulat & Informat Acquisit, Minist Ind & Informat Technol, Xian 710129, Peoples R China
[7] Northwestern Polytech Univ, Sch Phys Sci & Technol, Shaanxi Key Lab Opt Informat Technol, Xian 710129, Peoples R China
[8] Ningbo Univ, Fac Elect Engn & Comp Sci, Ningbo 315211, Peoples R China
基金
中国国家自然科学基金; 国家重点研发计划;
关键词
vdW heterostructure; non-volatile memory; vertical-transport transistor; ferroelectric field-effect transistor; memristive devices; FUTURE;
D O I
10.1007/s11432-024-4004-9
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Driven by the explosive development of data-centric computation applications, it is becoming urgent to develop in-memory computing devices that are beyond the von Neumann architecture with an arrangement of separated logic and memory components. The transistor-type solid-state non-volatile memories, such as ferroelectric field-effect transistors (FeFETs), have long been regarded as a competitive candidate for future in-memory computing architectures. However, the density scaling towards high-density arrays would require advanced FeFETs with reduced footprints, which remains a great challenge so far. Here, a vertical-transport (VT) FeFET that flips the charge transport channel perpendicular to the substrate plane is proposed, in which a ferroelectric gate and a van der Waals (vdW) heterojunction channel are vertically integrated, effectively reducing the device footprints. The proposed VT-FeFET shows not only the robust binary non-volatile memory states but also several key synaptic functionalities at the device level. An artificial neural network with supervised learning was simulated based on the device conductance switching properties, showing excellent classification accuracy for the MNIST handwritten digits. These findings suggest that the proposed VT-FeFET could offer a new solution for future non-volatile memories as well as more advanced neuromorphic systems.
引用
收藏
页数:9
相关论文
共 33 条