FPGA architecture of the LDPS Motion Estimation for H.264/AVC Video Coding

被引:0
|
作者
Moez Kthiri
Hassen Loukil
Ahmed Ben Atitallah
Patrice Kadionik
Dominique Dallet
Nouri Masmoudi
机构
[1] University Bordeaux 1,IMS laboratory—ENSEIRB
[2] BP University of Sfax,MATMECA, CNRS UMR 5218
[3] University of Sfax,High Institute of Electronics and Communication
来源
关键词
H.264; motion estimation; hardware implementation; VHDL; FPGA;
D O I
暂无
中图分类号
学科分类号
摘要
Motion estimation is a highly computational demanding operation during video compression process and significantly affects the output quality of an encoded sequence. Special hardware architectures are required to achieve real-time compression performance. Many fast search block matching motion estimation (BMME) algorithms have been developed in order to minimize search positions and speed up computation but they do not take into account how they can be effectively implemented by hardware. In this paper, we propose three new hardware architectures of fast search block matching motion estimation algorithm using Line Diamond Parallel Search (LDPS) for H.264/AVC video coding system. These architectures use pipeline and parallel processing techniques and present minimum latency, maximum throughput and full utilization of hardware resources. The VHDL code has been tested and can work at high frequency in a Xilinx Virtex-5 FPGA circuit for the three proposed architectures.
引用
收藏
页码:273 / 285
页数:12
相关论文
共 50 条
  • [1] FPGA architecture of the LDPS Motion Estimation for H.264/AVC Video Coding
    Kthiri, Moez
    Loukil, Hassen
    Ben Atitallah, Ahmed
    Kadionik, Patrice
    Dallet, Dominique
    Masmoudi, Nouri
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 68 (02): : 273 - 285
  • [2] Hardware architecture for fast motion estimation in H.264/AVC video coding
    Byeon, Myung-Suk
    Shin, Yil-Mi
    Cho, Yong-Beom
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (06) : 1744 - 1745
  • [3] A quarter pixel precision motion estimation architecture for H.264/AVC video coding
    López, S
    Tobajas, F
    Villar, A
    Bienes, J
    de Armas, V
    Callicó, GM
    López, JF
    Sarmiento, R
    [J]. VLSI CIRCUITS AND SYSTEMS II, PTS 1 AND 2, 2005, 5837 : 174 - 184
  • [4] A Fast Fractional Motion Estimation Algorithm and Architecture for H.264/AVC Multiview Video Coding
    Chang, Yuan-Teng
    Chung, Wen-Hao
    [J]. 2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 984 - 987
  • [5] An Adaptive Motion Estimation Architecture for H.264/AVC
    Song, Yang
    Akoglu, Ali
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2013, 73 (02): : 161 - 179
  • [6] An Adaptive Motion Estimation Architecture for H.264/AVC
    Yang Song
    Ali Akoglu
    [J]. Journal of Signal Processing Systems, 2013, 73 : 161 - 179
  • [7] A multiframe motion estimation architecture for H.264/AVC
    Cho, Chuan-Yu
    Chang, Sheng-Kai
    Wang, Jia-Shung
    [J]. 2006 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, ICIP 2006, PROCEEDINGS, 2006, : 1357 - +
  • [8] A fast algorithm and its architecture for motion estimation in MPEG-4 AVC/H.264 video coding
    Lin, Chia-Chun
    Lin, Yu-Kun
    Chang, Tian-Sheuan
    [J]. 2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1248 - +
  • [9] Computationally-Scalable Motion Estimation Algorithm for H.264/AVC Video Coding
    Chiu, Man-Yau
    Siu, Wan-Chi
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2010, 56 (02) : 895 - 903
  • [10] COMPUTATIONALLY-SCALABLE MOTION ESTIMATION ALGORITHM FOR H.264/AVC VIDEO CODING
    Chiu, Man-Yau
    Siu, Wan-Chi
    [J]. 2010 DIGEST OF TECHNICAL PAPERS INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS ICCE, 2010,