A high-performance doping-less tunnel FET with pocketed architecture: proposal and analysis

被引:0
|
作者
Nazia Haneef
Mohd Adil Raushan
Md Yasir Bashir
Mohammad Jawaid Siddiqui
机构
[1] Aligarh Muslim University,
来源
关键词
Charge plasma; Doping-less TFET; Band-to-band tunneling (BTBT); Dual material gate; P; pocket; Cutoff frequency (; );
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, we propose a doping-less dual-material double-gate tunnel field-effect transistor with a P+ pocket (PP-DMG TFET). This gate-engineered technique is typically used in a MOSFET to improve device performance. The P+ pocket is embedded at the source side to enhance the performance of the pocket-engineered PP-DMG TFET device. This paper compares the performance of four DG-TFET-based devices, i.e. single-material gate (SMG), single-material gate with P+ pocket (PP-SMG), dual-material gate (DMG), and dual-material gate with P+ pocket (PP-DMG), by using 2D simulations. Electrostatic doping based on the charge plasma concept forms the requisite n–i–p+ structure for tunneling formed on a thin intrinsic silicon layer. The proposed device (PP-DMG) has high ON-current capability, a high ON/OFF ratio and lower point subthreshold of 15.3 mV/dec, and an average subthreshold of 18.6 mV/dec. The analog parameters transconductance (gm) and cutoff frequency (fT) show impressive improvement. The device efficiency and transconductance frequency product (TFP) are also discussed. Finally, linearity and distortion analysis of parameters including VIP2, VIP3, IIP3, and IMD3 is carried out.
引用
收藏
页码:954 / 963
页数:9
相关论文
共 50 条
  • [1] A high-performance doping-less tunnel FET with pocketed architecture: proposal and analysis
    Haneef, Nazia
    Raushan, Mohd Adil
    Bashir, Md Yasir
    Siddiqui, Mohammad Jawaid
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2023, 22 (04) : 954 - 963
  • [2] Analog performance investigation of dual electrode based doping-less tunnel FET
    Sunny Anand
    S. Intekhab Amin
    R. K. Sarin
    Journal of Computational Electronics, 2016, 15 : 94 - 103
  • [3] Analog performance investigation of dual electrode based doping-less tunnel FET
    Anand, Sunny
    Amin, S. Intekhab
    Sarin, R. K.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (01) : 94 - 103
  • [4] Vertical tunneling FET with Ge/Si doping-less heterojunction, a high-performance switch for digital applications
    Iman Chahardah Cherik
    Saeed Mohammadi
    Subir Kumar Maity
    Scientific Reports, 13
  • [5] Vertical tunneling FET with Ge/Si doping-less heterojunction, a high-performance switch for digital applications
    Cherik, Iman Chahardah
    Mohammadi, Saeed
    Maity, Subir Kumar
    SCIENTIFIC REPORTS, 2023, 13 (01)
  • [6] Design and Performance Analysis of Dielectrically Modulated Doping-Less Tunnel FET-Based Label Free Biosensor
    Anand, Sunny
    Singh, Amrita
    Amin, S. Intekhab
    Thool, Asmita S.
    IEEE SENSORS JOURNAL, 2019, 19 (12) : 4369 - 4374
  • [7] Implementation of negative capacitance over SiGe sourced Doping-less Tunnel FET
    Singh, Amrita
    Kumar, Naveen
    Amin, S. Intekhab
    Anand, Sunny
    SUPERLATTICES AND MICROSTRUCTURES, 2020, 145
  • [8] Study of DC and AC Characteristics of Gate-Stack Doping-less Tunnel FET
    Vasnik, Deepali
    Pattanaik, Manisha
    2016 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMPUTING AND COMMUNICATIONS (MICROCOM), 2016,
  • [9] Temperature based performance analysis of doping-less Tunnel Field Effect Transistor
    Yadav, Dharmendra Singh
    Sharma, Dheeraj
    Agrawal, Rahul
    Prajapati, Gaurav
    Tirkey, Sukeshni
    Raad, Bhagwan Ram
    Bajaj, Varun
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
  • [10] Gate misalignment effects on analog/RF performance of charge plasma-based doping-less tunnel FET
    Sunny Anand
    R. K. Sarin
    Applied Physics A, 2017, 123