Accurate delay models of CMOS CML circuits for design optimization

被引:0
|
作者
Ikchan Jang
Jintae Kim
SoYoung Kim
机构
[1] Sungkyunkwan University,College of Information and Communication Engineering
[2] Konkuk University,Department of Electronics Engineering
关键词
CMOS; Current-mode logic gates; Delay model; Geometric programming; Serializer;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents accurate delay models of current-mode logic (CML) circuits for equation-based circuit optimization. We propose accurate edge-rate-dependent delay models of a CML buffer, a latch, and a multiplexer. Newly proposed delay models have compatibility with geometric programming and scalability for the hierarchical design of CML-based circuits, thereby enabling true constraint-driven equation-based design optimization. In order to validate these models, we show the modeling errors of unit CML gates over a wide range of delay and edge rates. N-stage CML buffers and a 28 Gb/s serializer in 45 nm CMOS technology are optimized for minimum power dissipation. The numerical experiments indicates that the proposed delay models can guarantee the intended operation of CML-based circuits when used in the equation-based design optimization.
引用
收藏
页码:297 / 307
页数:10
相关论文
共 50 条
  • [31] SIGNAL DELAY CALCULATION FOR INTEGRATED CMOS CIRCUITS
    HUSS, SA
    GERBERSHAGEN, M
    AEU-ARCHIV FUR ELEKTRONIK UND UBERTRAGUNGSTECHNIK-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 1987, 41 (04): : 214 - 222
  • [32] Delay Modeling of CMOS/CPL logic circuits
    Wan, YZ
    Shams, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5613 - 5616
  • [33] A novel delay model of CMOS VLSI circuits
    Chang, Jian
    Johnson, Louis G.
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 481 - +
  • [34] Accurate SPICE models for CMOS analog radiation-hardness-by-design
    Champion, CL
    La Rue, GS
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2005, 52 (06) : 2542 - 2549
  • [35] Design of CMOS Circuits for Electrophysiology
    Van Helleputte, Nick
    Mora-Lopez, Carolina
    Van Hoof, Chris
    IEICE TRANSACTIONS ON ELECTRONICS, 2023, E106C (10) : 506 - 515
  • [36] Design for diagnosability of CMOS circuits
    Wen, XQ
    Honzawa, T
    Tamamoto, H
    Saluja, KK
    Kinoshita, K
    SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 144 - 149
  • [37] Fast Optimization of Nano-CMOS Mixed-Signal Circuits Through Accurate Metamodeling
    Garitselov, Oleg
    Mohanty, Saraju P.
    Kougianos, Elias
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 405 - 410
  • [38] OPTIMIZATION OF HIGH-SPEED CMOS LOGIC-CIRCUITS WITH ANALYTICAL MODELS FOR SIGNAL DELAY, CHIP AREA, AND DYNAMIC POWER DISSIPATION
    HOPPE, B
    NEUENDORF, G
    SCHMITTLANDSIEDEL, D
    SPECKS, W
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (03) : 236 - 247
  • [39] Design for Testability method for CML digital circuits
    Antaki, B
    Savaria, Y
    Adham, SMI
    Xiong, NH
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 360 - 367
  • [40] Design method for an over-10-Gb/s CMOS CML buffer circuit for delay control
    Kishine, Keiji
    Inaba, Hiromi
    Ohtomo, Yusuke
    Nakamura, Makoto
    Nakamura, Mitsuo
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 602 - 605