A Parallel ASIC Architecture for Efficient Fractal Image Coding

被引:0
|
作者
Kevin P. Acken
Mary Jane Irwin
Robert M. Owens
机构
[1] The Pennsylvania State University,Department of Computer Science and Engineering
关键词
Mean Square Error; Iterate Function System; Fractal Image; Pixel Block; Domain Block;
D O I
暂无
中图分类号
学科分类号
摘要
Fractal image coding is a compression technique with many promising features, but it has been primarily placed in the class of archival coding algorithms due to its computationally expensive encoding algorithm. Though fractal coding has been extensively optimized for speed, it is still not practical for real-time applications on most sequential machines. The problem with fractal coding lies in the large amount of pixel block comparisons that are required, which makes fractal coding better suited toward parallel systems. At the same time, VLSI area has become a much less important constraint in chip design due to better fabrication techniques and smaller micron technologies. This has lead to a recent trend for designing parallel subsystems and including multimedia ASIC circuitry on general purpose CPUs. In this paper, we will present a parallel ASIC array architecture for use in fractal encoding that performs a full domain quad-tree search in near real-time for standard sized gray scale images. The design is also scalable so that larger images can be encoded faster by adding chips to the array. In designing this architecture, we include novel optimizations at the algorithmic, architecture, and circuit levels.
引用
收藏
页码:97 / 113
页数:16
相关论文
共 50 条
  • [41] An efficient fractal image-coding method using interblock correlation search
    Wang, CC
    Hsieh, CH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2001, 11 (02) : 257 - 261
  • [42] Color image compression on spiral architecture using optimized domain blocks in fractal coding
    Thakur, Nileshsingh V.
    Kakde, O. G.
    INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, PROCEEDINGS, 2007, : 234 - +
  • [43] Analysis and architecture design for memory efficient parallel Embedded Block Coding architecture in JPEG 2000
    Chen, Lien-Fei
    Huang, Tai-Lun
    Chou, Tzau-Min
    Lai, Yeong-Kang
    2006 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-13, 2006, : 3415 - 3418
  • [44] Fractal coding based on image local fractal dimension
    Conci, Aura
    Aquino, Felipe R.
    COMPUTATIONAL & APPLIED MATHEMATICS, 2005, 24 (01): : 83 - 98
  • [45] Fractal coding based on image local fractal dimension
    Conci, Aura
    Aquino, Felipe R
    Computational and Applied Mathematics, 2005, 24 (01) : 83 - 98
  • [47] APPLICATION OF AN EFFICIENT PARALLEL IIR FILTER BANK TO IMAGE SUBBAND CODING
    HUSOY, JH
    RAMSTAD, TA
    SIGNAL PROCESSING, 1990, 20 (04) : 279 - 292
  • [48] Efficient ASIC and FPGA implementation of cube architecture
    Barik, Ranjan Kumar
    Pradhan, Manoranjan
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2017, 11 (01): : 43 - 49
  • [49] EFFICIENT FPGA AND ASIC REALIZATION OF MODFRM ARCHITECTURE
    Parvathi, A. K.
    Sakthivel, V.
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2023, 18 : 197 - 205
  • [50] Fractal image coding using SSIM
    Wang, Jianji
    Liu, Yuehu
    Wei, Ping
    Tian, Zhiqiang
    Li, Yaochen
    Zheng, Nanning
    Proceedings - International Conference on Image Processing, ICIP, 2011, : 241 - 244