A Parallel ASIC Architecture for Efficient Fractal Image Coding

被引:0
|
作者
Kevin P. Acken
Mary Jane Irwin
Robert M. Owens
机构
[1] The Pennsylvania State University,Department of Computer Science and Engineering
关键词
Mean Square Error; Iterate Function System; Fractal Image; Pixel Block; Domain Block;
D O I
暂无
中图分类号
学科分类号
摘要
Fractal image coding is a compression technique with many promising features, but it has been primarily placed in the class of archival coding algorithms due to its computationally expensive encoding algorithm. Though fractal coding has been extensively optimized for speed, it is still not practical for real-time applications on most sequential machines. The problem with fractal coding lies in the large amount of pixel block comparisons that are required, which makes fractal coding better suited toward parallel systems. At the same time, VLSI area has become a much less important constraint in chip design due to better fabrication techniques and smaller micron technologies. This has lead to a recent trend for designing parallel subsystems and including multimedia ASIC circuitry on general purpose CPUs. In this paper, we will present a parallel ASIC array architecture for use in fractal encoding that performs a full domain quad-tree search in near real-time for standard sized gray scale images. The design is also scalable so that larger images can be encoded faster by adding chips to the array. In designing this architecture, we include novel optimizations at the algorithmic, architecture, and circuit levels.
引用
收藏
页码:97 / 113
页数:16
相关论文
共 50 条
  • [1] A parallel ASIC architecture for efficient fractal image coding
    Acken, KP
    Irwin, MJ
    Owens, RM
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1998, 19 (02): : 97 - 113
  • [2] Parallel architecture for high speed fractal image coding
    Lee, Shinhaeng
    Aso, Hirotomo
    Proceedings of the International Symposium on Parallel Architectures, Algorithms and Networks, I-SPAN, 1999, : 88 - 93
  • [3] A parallel architecture for high speed fractal image coding
    Lee, SH
    Aso, H
    FOURTH INTERNATIONAL SYMPOSIUM ON PARALLEL ARCHITECTURES, ALGORITHMS, AND NETWORKS (I-SPAN'99), PROCEEDINGS, 1999, : 88 - 93
  • [4] A parallel architecture for quadtree-based fractal image coding
    Lee, SH
    Omachi, S
    Aso, H
    2000 INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING, PROCEEDINGS, 2000, : 15 - 22
  • [5] Design, simulation and synthesis of an ASIC for fractal image coding
    Bhunia, SK
    Ghosh, SK
    Kumar, P
    Das, PP
    Mukherjee, J
    TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1999, : 544 - 547
  • [6] A parallel algorithm for fractal image coding
    Chitra, A
    Krishnaswamy, A
    Sivanandam, SN
    ARTIFICIAL INTELLIGENCE IN REAL-TIME CONTROL 1997, 1998, : 307 - 312
  • [7] Design of an ASIC architecture for high speed fractal image compression
    Ancarani, F
    DeGloria, A
    Olivieri, M
    Stazzone, C
    NINTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1996, : 223 - 226
  • [8] Parallel approach to image decoding in the fractal image block coding scheme
    Dedera, Lubomi
    Chmurny, Jan
    Neural Network World, 1998, 8 (04): : 365 - 374
  • [9] A hybrid of fractal image coding and fractal dimension for an efficient retrieval method
    Nadia M. G. Al-Saidi
    Shaimaa S. Al-Bundi
    Neseif J. Al-Jawari
    Computational and Applied Mathematics, 2018, 37 : 996 - 1011
  • [10] A hybrid of fractal image coding and fractal dimension for an efficient retrieval method
    Al-Saidi, Nadia M. G.
    Al-Bundi, Shaimaa S.
    Al-Jawari, Neseif J.
    COMPUTATIONAL & APPLIED MATHEMATICS, 2018, 37 (02): : 996 - 1011