A Low-cost BIST Design Supporting Offline and Online Tests

被引:0
|
作者
Ahmad Menbari
Hadi Jahanirad
机构
[1] University of Kurdistan,Department of Electrical Engineering
来源
关键词
Built-in self-test; Concurrent self-test; Concurrent test latency; Linear feedback shift register;
D O I
暂无
中图分类号
学科分类号
摘要
Offline and online built-in self-test (BIST) designs are low-cost platforms to test very complex modern chips. The offline BIST design embeds the test pattern generator (TPG) into the chip to be activated in the test time. On the other hand, the online (or concurrent) BIST design eliminates the TPG and utilizes the system’s input vectors to accomplish the test process. This paper proposes a BIST design that supports both online and offline tests. In the online part of the design, a selector module passes the input vectors which belong to a pre-computed test set to the reduction part. The test set contains the test vectors, which generate 0 remainders in the division by the LFSR’s polynomial of the selector. In the concurrent test latency (CTL) aware design, the size of the test set is expanded by adopting the selecting part to select the test vectors which generate the same remainders in the division by two different polynomials. The internal TPG of the offline part is realized based on the HW-aware test set using the shifted versions of LFSR’s polynomial and XORing their contents. The reduction part compresses the widths of the current test vector and the related CUT outputs. The compactor LFSR compresses the test vectors so that the resulted remainders would be different for all test vectors to solve the masking problem. The small size of the test set and the compacting test vectors resulted in a tremendous reduction of hardware overhead. The proposed method imposes less than 6% and 28% hardware overhead for large size and very large size circuits, respectively. The simulation results for ISCAS 85, ISCAS 89, and ITC99 benchmark circuits showed that our proposed BIST design outperforms the previous state-of-the-art in both hardware overheads. Furthermore, the CTL reduces 100 times by the proposed CTL-aware approach on average.
引用
收藏
页码:107 / 123
页数:16
相关论文
共 50 条
  • [41] Low-cost online diagnosing of a pumping station
    Bartys, Michal
    Koscielny, Jan Maciej
    5TH CONFERENCE ON CONTROL AND FAULT-TOLERANT SYSTEMS (SYSTOL 2021), 2021, : 193 - 198
  • [42] LOW-COST ONLINE DATA ACQUISITION WITH A CALCULATOR
    RIGBY, LJ
    CONTROL AND INSTRUMENTATION, 1976, 8 (11): : 39 - &
  • [43] Robust and low-cost BIST architectures for sequential fault testing in datapath multipliers
    Psarakis, M
    Gizopoulos, D
    Paschalis, A
    Kranitis, N
    Zorian, Y
    19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 15 - 20
  • [44] A Low-Cost At-Speed BIST Architecture for Embedded Processor and SRAM Cores
    M.H. Tehranipour
    S.M. Fakhraie
    Z. Navabi
    M.R. Movahedin
    Journal of Electronic Testing, 2004, 20 : 155 - 168
  • [45] A low-cost at-speed BIST architecture for embedded processor and SRAM cores
    Tehranipour, MH
    Fakhraie, SM
    Navabi, Z
    Movahedin, MR
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2004, 20 (02): : 155 - 168
  • [46] LIO-PAY: Sustainable low-cost offline payment solution
    Sravan, S. S.
    Mandal, Susmita
    Alphonse, P. J. A.
    ELECTRONIC COMMERCE RESEARCH AND APPLICATIONS, 2024, 67
  • [47] MECHANICAL DESIGN OF A LOW-COST TERMINAL
    CAUZID, M
    HEWLETT-PACKARD JOURNAL, 1985, 36 (04): : 8 - 9
  • [48] Design of low-cost chemical plants
    Koolen, JLA
    PROCESS INTENSIFICATION FOR THE CHEMICAL INDUSTRY, 1999, (38): : 3 - 14
  • [49] Low-cost chaotic radar design
    Hall, G. Martin
    Holder, E. Jeff
    Cohen, Seth D.
    Gauthier, Daniel J.
    RADAR SENSOR TECHNOLOGY XVI, 2012, 8361
  • [50] INNOVATIVE DESIGN OF A LOW-COST BREEDER
    DIFRANSICO, TW
    STADER, JE
    POWER ENGINEERING, 1985, 89 (02) : 53 - 56