Design and analysis of high-speed 8-bit ALU using 18 nm FinFET technology

被引:0
|
作者
N. Shylashree
B. Venkatesh
T. M. Saurab
Tarun Srinivasan
Vijay Nath
机构
[1] Rashtreeya Vidyalaya College of Engineering,Department of Electronics and Communication Engineering
[2] Birla Institute of Technology Mesra,Department of Electronics and Communication Engineering
来源
Microsystem Technologies | 2019年 / 25卷
关键词
D O I
暂无
中图分类号
学科分类号
摘要
All modern computational devices consist of ALU. With increase in complexity of software and the consistent shift of software towards parallelism, high speed processors with hardware support for time consuming operations such as multiplication would benefit. Smaller, compact devices such as IoT devices need to run software such as security software and be able to offload computation cost from the cloud. In this paper, a high speed 8-bit ALU using 18 nm FinFET technology is proposed. The arithmetic and logical unit consists of fast compute units such as Kogge Stone fast adder and Dadda multiplier along with basic logic gates. In this paper, an ALU with each compute unit optimized for speed is proposed, while responsibly consuming area. Dadda multiplier is of 8 × 8 architecture as opposed to conventional approach of 4 × 4 making it a true 8-bit ALU. Simulation and analysis is done using Cadence Virtuoso in Analog Design Environment. The transistor count of proposed design is 5298, the power consumption is 219 µW and maximum delay is 166.8 ps. The design is also expected to consume a maximum of one clock cycle for any computation.
引用
收藏
页码:2349 / 2359
页数:10
相关论文
共 50 条
  • [21] High-speed Curve25519 on 8-bit, 16-bit, and 32-bit microcontrollers
    Duell, Michael
    Haase, Bjoern
    Hinterwaelder, Gesine
    Hutter, Michael
    Paar, Christof
    Sanchez, Ana Helena
    Schwabe, Peter
    DESIGNS CODES AND CRYPTOGRAPHY, 2015, 77 (2-3) : 493 - 514
  • [22] High-speed Curve25519 on 8-bit, 16-bit, and 32-bit microcontrollers
    Michael Düll
    Björn Haase
    Gesine Hinterwälder
    Michael Hutter
    Christof Paar
    Ana Helena Sánchez
    Peter Schwabe
    Designs, Codes and Cryptography, 2015, 77 : 493 - 514
  • [23] An extensible architecture of 32-bit ALU for high-speed computing in QCA technology
    Nilesh Patidar
    Namit Gupta
    The Journal of Supercomputing, 2022, 78 : 19605 - 19627
  • [24] A low power high-speed 8-bit pipelining CLA design using dual-threshold voltage domino logic
    Wang, Chua-Chin
    Huang, Chi-Chun
    Lee, China-Li
    Cheng, Tsai-Wen
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (05) : 594 - 598
  • [25] An extensible architecture of 32-bit ALU for high-speed computing in QCA technology
    Patidar, Nilesh
    Gupta, Namit
    JOURNAL OF SUPERCOMPUTING, 2022, 78 (18): : 19605 - 19627
  • [26] Optimizing FinFET Technology for High-Speed and Low-Power Design
    Sairam, Tarun
    Zhao, Wei
    Cao, Yu
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 73 - 77
  • [27] Analog Circuit and Device Interaction in High-Speed SerDes Design in 16nm FinFET CMOS Technology
    Zhong, Freeman
    Sinha, Ashutosh
    2014 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2014,
  • [28] Design and Analysis of 4 Bit Multipliers using Pass Transistor Logic and Gate Diffusion Input Technique using 18nm FinFET Technology
    Pavithara, P.
    Ramesh, M.
    Prabu, M.
    Kumar, K. Kavin
    Ponmurugan, P.
    Suriyan, V. Udaya
    2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 291 - 295
  • [29] Design a high-resolution Δ-Σ ADC using an 8-bit microcontroller
    Baker, BC
    ELECTRONIC DESIGN, 2000, 48 (15) : 115 - +
  • [30] Design of Low Power Four Function 8-Bit ALU for Nano based systems
    Amirthalakshmi, T. M.
    Selvakumarraja, S.
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1583 - 1587