Low power SAR ADC switching without the need of precise second reference

被引:0
|
作者
Dmitry Osipov
Steffen Paul
机构
[1] University of Bremen,Institute of Electrodynamics and Microelectronics (ITEM)
关键词
SAR ADC; Switching scheme; Capacitive DAC; Switching energy;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper a simple method to reduce the switching energy of capacitive digital-to-analog converters (DACs) in low-power successive approximation register analog-to-digital converters (ADCs) is described. The method is based on the well-known monotonic switching procedure and the use of one intermediate voltage level during switching. Unlike most recently published switching methods the proposed method does not require the intermediate voltage to be accurate. The implementation of digital control and an intermediate voltage-level generator is considered. To evaluate the reduction in switching energy compared to the conventional monotonic switching procedure, the behavioral model of a 10-bit ADC was examined. The additional digital logic, voltage generator, and capacitive DAC were modeled at a transistor level using a 65 nm STM design kit. Simulation results and the subsequent power efficiency gains are presented.
引用
收藏
页码:417 / 425
页数:8
相关论文
共 50 条
  • [21] Energy-efficient switching scheme for SAR ADC with only two reference voltages
    Liu, Shubin
    Han, Haolin
    Ding, Ruixue
    Zhu, Zhangming
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 97 (03) : 603 - 613
  • [22] Energy-efficient switching scheme for SAR ADC with only two reference voltages
    Shubin Liu
    Haolin Han
    Ruixue Ding
    Zhangming Zhu
    Analog Integrated Circuits and Signal Processing, 2018, 97 : 603 - 613
  • [23] Delta-Measurement Low-Power SAR ADC Architecture with Adaptive Threshold-First Switching
    Ding, Zhaoming
    Zhou, Xiong
    Li, Qiang
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [24] Low Power SAR ADC with Two-Step Switching Scheme in 65 nm Standard CMOS Process
    Osipov, D.
    Paul, St
    2017 IEEE 30TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (MIEL), 2017, : 209 - 212
  • [25] A low-power SAR ADC with different weighted capacitor array by using merge and split switching technique
    Kuo, Ko-Chi
    Zheng, Hung-Yu
    Hsu, Te-Yu
    2024 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY, ICICDT 2024, 2024,
  • [26] A Low Power Reconfigurable SAR ADC for CMOS MEMS Sensor
    Lin, Hao-Min
    Wen, Kuei-Ann
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 7 - 8
  • [27] Design of Low Power and Improved tlatch Comparator for SAR ADC
    Sharuddin, Iffa
    Lee, L.
    2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 631 - 634
  • [28] Design of Low Power SAR ADC using Clock Retiming
    Jalaja, S.
    Prakash, Vijaya A. M.
    2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 181 - 186
  • [29] A Low Power SAR ADC Design Based on Segmented Capacitor
    An S.
    Zhang L.
    Wang B.
    Wang S.
    Yang R.
    Yang, Ruixia (yangrx@hebut.edu.cn), 2017, Tianjin University (50): : 850 - 855
  • [30] Randomized Switching SAR (RS-SAR) ADC for Power and EM Side-Channel Security
    Ashok, Maitreyi
    Levine, Edlyn, V
    Chandrakasan, Anantha P.
    IEEE SOLID-STATE CIRCUITS LETTERS, 2022, 5 : 247 - 250