A Hybrid Fault-Tolerant Architecture for Highly Reliable Processing Cores

被引:0
|
作者
I. Wali
Arnaud Virazel
A. Bosio
P. Girard
S. Pravossoudovitch
M. Sonza Reorda
机构
[1] University of Montpellier / CNRS,Laboratoire d’Informatique de Robotique et de Microélectronique de Montpellier
[2] Politecnico di Torino,undefined
来源
Journal of Electronic Testing | 2016年 / 32卷
关键词
Fault tolerance; Microprocessor; Single event transient; Permanent fault; Delay fault; Power consumption; High dependability; Fault injection;
D O I
暂无
中图分类号
学科分类号
摘要
Increasing vulnerability of transistors and interconnects due to scaling is continuously challenging the reliability of future microprocessors. Lifetime reliability is gaining attention over performance as a design factor even for lower-end commodity applications. In this work we present a low-power hybrid fault tolerant architecture for reliability improvement of pipelined microprocessors by protecting their combinational logic parts. The architecture can handle a broad spectrum of faults with little impact on performance by combining different types of redundancies. Moreover, it addresses the problem of error propagation in nonlinear pipelines and error detection in pipeline stages with memory interfaces. Our case-study implementation of a fault tolerant MIPS microprocessor highlights four main advantages of the proposed solution. It offers (i) 11.6 % power saving, (ii) improved transient error detection capability, (iii) lifetime reliability improvement, and (iv) more effective fault accumulation effect handling, in comparison with TMR architectures. We also present a gate-level fault-injection framework that offers high fidelity to model physical defects and transient faults.
引用
收藏
页码:147 / 161
页数:14
相关论文
共 50 条
  • [21] A New Hybrid Fault-Tolerant Architecture for Digital CMOS Circuits and Systems
    D. A. Tran
    A. Virazel
    A. Bosio
    L. Dilillo
    P. Girard
    S. Pravossoudovich
    H.–J. Wunderlich
    Journal of Electronic Testing, 2014, 30 : 401 - 413
  • [22] A Fault-Tolerant Neural Network Architecture
    Liu, Tao
    Wen, Wujie
    Jiang, Lei
    Wang, Yanzhi
    Yang, Chengmo
    Quan, Gang
    PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,
  • [23] AN EXTENSIBLE FAULT-TOLERANT NETWORK ARCHITECTURE
    GHOSE, S
    SINHA, BP
    DATTAGUPTA, J
    COMPUTERS & ELECTRICAL ENGINEERING, 1993, 19 (05) : 365 - 376
  • [24] Fault-tolerant grid architecture and practice
    Jin, H
    Zou, DQ
    Chen, HH
    Sun, JH
    Wu, S
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2003, 18 (04) : 423 - 433
  • [25] Architecture of Fault-Tolerant Systems.
    Maehle Erik
    Informationstechnik, 1988, 30 (03): : 169 - 179
  • [26] A SECURITY ARCHITECTURE FOR FAULT-TOLERANT SYSTEMS
    REITER, MK
    BIRMAN, KP
    VANRENESSE, R
    ACM TRANSACTIONS ON COMPUTER SYSTEMS, 1994, 12 (04): : 340 - 371
  • [27] Fault-tolerant grid architecture and practice
    Hai Jin
    DeQing Zou
    HanHua Chen
    JianHua Sun
    Song Wu
    Journal of Computer Science and Technology, 2003, 18 : 423 - 433
  • [28] THE FAULT-TOLERANT ARCHITECTURE OF THE SAFE SYSTEM
    MADEIRA, H
    FERNANDES, B
    RELA, M
    SILVA, JG
    MICROPROCESSING AND MICROPROGRAMMING, 1989, 27 (1-5): : 705 - 712
  • [29] A fault-tolerant web services architecture
    Liu, LX
    Meng, YM
    Zhou, B
    Wu, QY
    ADVANCED WEB AND NETWORK TECHNOLOGIES, AND APPLICATIONS, PROCEEDINGS, 2006, 3842 : 664 - 671
  • [30] A fault-tolerant architecture for ATM networks
    Lo, CC
    Chiou, CY
    COMPUTER COMMUNICATIONS, 1999, 22 (17) : 1540 - 1548