共 50 条
- [2] The Contribution of DSP Integration to ARM Cores in SBCs for the Video Decoding Process [J]. 2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, : 3128 - 3131
- [3] A DSP co-processor for the ARM RISC processor [J]. ELECTRONIC ENGINEERING, 1997, 69 (842): : 43 - +
- [4] Video-Active RAM: A Processor-in-Memory Architecture for Video Coding Applications [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2968 - 2971
- [6] ePUMA: A Processor Architecture for Future DSP [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2015, : 253 - 257
- [7] A high-perfonnance area-aware DSP processor architecture for video codecs [J]. 2004 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXP (ICME), VOLS 1-3, 2004, : 1499 - 1502
- [9] Modular, uncooled video engines based on a DSP processor [J]. INFRARED TECHNOLOGY AND APPLICATIONS XXXVII, 2011, 8012
- [10] Tuning a protocol processor architecture towards DSP operations [J]. EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, 2005, 3553 : 132 - 141