Architecture for video coding on a processor with an ARM and DSP cores

被引:0
|
作者
Yung-Sung Huang
Bin-Chang Chieu
机构
[1] National Taiwan University of Science and Technology,
来源
关键词
Dual-core processors;
D O I
暂无
中图分类号
学科分类号
摘要
This paper aims to describe architecture for video coding on a processor with an ARM and DSP cores. The proposed platform has been designed for MPEG-4 Visual Simple Profile. The obtained results are optimized if compared with these of single-core. The dual-core processors, composed of RISC and DSP, are widely used as the based-band processors of cell phones. The RISC suits for IO control, while DSP is useful for computation. The operational efficiency of the integration of RISC and DSP is outstanding. Video compression requires a great deal of computation, so we take both the feature of coding algorithm and the hardware platform into consideration. We analyze features of key components in video codec and propose the framework, which adopts DMA to shorten the time needed. It is the result of the communication between the dual-cores. The experimental results indicate that during the inter-frame processing, dual-core with DMA can cut down the processing time by 1/4 more than that of single-use of ARM or DSP. Moreover, it can save 3/4 of the time for encode/decode processing in inter-frame. Especially, in respect of motion estimation, the performance rating can be improved by 4 times.
引用
收藏
页码:527 / 543
页数:16
相关论文
共 50 条
  • [1] Architecture for video coding on a processor with an ARM and DSP cores
    Huang, Yung-Sung
    Chieu, Bin-Chang
    [J]. MULTIMEDIA TOOLS AND APPLICATIONS, 2011, 54 (02) : 527 - 543
  • [2] The Contribution of DSP Integration to ARM Cores in SBCs for the Video Decoding Process
    Ilhan, Hamza Osman
    Aydin, Nizamettin
    [J]. 2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, : 3128 - 3131
  • [3] A DSP co-processor for the ARM RISC processor
    Walsh, D
    [J]. ELECTRONIC ENGINEERING, 1997, 69 (842): : 43 - +
  • [4] Video-Active RAM: A Processor-in-Memory Architecture for Video Coding Applications
    Sayed, Mohammed
    Badawy, Wael
    Jullien, Graham
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2968 - 2971
  • [5] VIDEO PROCESSOR OUTDOES MVP DSP
    CHILD, J
    [J]. COMPUTER DESIGN, 1995, 34 (07): : 18 - 18
  • [6] ePUMA: A Processor Architecture for Future DSP
    Karlsson, Andreas
    Sohl, Joar
    Liu, Dake
    [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2015, : 253 - 257
  • [7] A high-perfonnance area-aware DSP processor architecture for video codecs
    Van, LD
    Luo, HF
    Wu, CM
    Hu, WH
    Huang, CM
    Tsai, WC
    [J]. 2004 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXP (ICME), VOLS 1-3, 2004, : 1499 - 1502
  • [8] THE ARCHITECTURE OF A PROCESSOR ARRAY FOR VIDEO DECOMPRESSION
    MAYER, AC
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1993, 39 (03) : 565 - 569
  • [9] Modular, uncooled video engines based on a DSP processor
    Schapiro, F.
    Milstain, Y.
    Aharon, A.
    Neboshchik, A.
    Ben-Simon, Y.
    Kogan, I.
    Lerman, I.
    Mizrahi, U.
    Maayani, S.
    Amsterdam, A.
    Vaserman, I.
    Duman, O.
    Gazit, R.
    [J]. INFRARED TECHNOLOGY AND APPLICATIONS XXXVII, 2011, 8012
  • [10] Tuning a protocol processor architecture towards DSP operations
    Paakkulainen, J
    Virtanen, S
    Isoaho, J
    [J]. EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, 2005, 3553 : 132 - 141