Energy-Aware and Reliability-Aware Mapping for NoC-Based Architectures

被引:0
|
作者
Naresh Kumar Reddy Beechu
Vasantha Moodabettu Harishchandra
Nithin Kumar Yernad Balachandra
机构
[1] National Institute of Technology Goa,
来源
关键词
System on chip; Core; Network on chip; Communication energy;
D O I
暂无
中图分类号
学科分类号
摘要
Extensive research has been conducted on task scheduling and mapping on a multi-processor system on chip. The mapping strategy on a network on chip (NoC) has a huge effect on the communication energy and performance. This paper proposes an efficient core mapping for NoC-based architectures. Which focus on energy- aware and reliability-aware mapping issues for NoC-based architectures and considers new applications with insignificant inter-processor communication overhead to be added to the system. This methodology was assessed by applying it to various benchmark applications. Simulation results reveal that the proposed mapping algorithm greatly improves the reliability of the system and reduce the communication energy.
引用
收藏
页码:213 / 225
页数:12
相关论文
共 50 条
  • [21] Reliability-aware mapping for various NoC topologies and routing algorithms under performance constraints
    Wu Chen
    Deng ChenChen
    Liu LeiBo
    Yin ShouYi
    Han Jie
    Wei ShaoJun
    [J]. SCIENCE CHINA-INFORMATION SCIENCES, 2015, 58 (08) : 1 - 14
  • [22] Energy- and performance-aware mapping for regular NoC architectures
    Hu, JC
    Marculescu, R
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (04) : 551 - 562
  • [23] Congestion-aware task mapping in NoC-based MPSoCs with dynamic workload
    Carvalho, Ewerson
    Calazans, Ney
    Moraes, Fernando
    [J]. IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2007, : 459 - +
  • [24] Energy- and reliability-aware task scheduling onto heterogeneous MPSoC architectures
    Suleyman Tosun
    [J]. The Journal of Supercomputing, 2012, 62 : 265 - 289
  • [25] Energy- and reliability-aware task scheduling onto heterogeneous MPSoC architectures
    Tosun, Suleyman
    [J]. JOURNAL OF SUPERCOMPUTING, 2012, 62 (01): : 265 - 289
  • [26] Contention & Energy-Aware Real-Time Task Mapping on NoC Based Heterogeneous MPSoCs
    Ali, Haider
    Tariq, Umair Ullah
    Zheng, Yongjun
    Zhai, Xiaojun
    Liu, Lu
    [J]. IEEE ACCESS, 2018, 6 : 75110 - 75123
  • [27] An QoS aware mapping of cores onto NoC Architectures
    Nguyen, Huy-Nam
    Ngo, Vu-Duc
    Bae, Younghwan
    Cho, Hanjin
    Choi, Hae-Wook
    [J]. PARALLEL AND DISTRIBUTED PROCESSING AND APPLICATIONS, PROCEEDINGS, 2007, 4742 : 278 - 288
  • [28] Power-Aware Mapping for Reconfigurable NoC Architectures
    Modarressi, Mehdi
    Sarbazi-Azad, Hamid
    [J]. 2007 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, VOLS, 1 AND 2, 2007, : 417 - +
  • [29] Fault and energy-aware communication mapping with guaranteed latency for applications implemented on NoC
    Manolache, S
    Eles, P
    Peng, Z
    [J]. 42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 266 - 269
  • [30] An Energy-Aware Mapping Algorithm for Mesh-based Network-on-Chip Architectures
    Sun, Jin
    Zhang, Yi
    [J]. PROCEEDINGS OF 2017 IEEE INTERNATIONAL CONFERENCE ON PROGRESS IN INFORMATICS AND COMPUTING (PIC 2017), 2017, : 357 - 361