CORDIC-Based VLSI Architecture for Implementing Kaiser-Bessel Window in Real Time Spectral Analysis

被引:0
|
作者
Kailash Chandra Ray
Anindya Sundar Dhar
机构
[1] Indian Instituteof Technology Patna,Electrical Engineering Department
[2] Indian Institute of Technology Kharagpur,E&ECE Department
来源
关键词
VLSI architecture; Kaiser-Bessel windowing function; CORDIC;
D O I
暂无
中图分类号
学科分类号
摘要
Windowing techniques have been widely used for preprocessing of samples before fast Fourier transform (FFT) in real time spectral analysis to minimize spectral leakage and picket fence effect. Among all popular window functions, Kaiser-Bessel window is an obvious choice for its better spectral characteristics. In this paper, CORDIC (CO-ordinate Rotation DIgital Computer) based VLSI architecture for implementing Kaiser-Bessel window has been proposed for real time applications. The parallel-pipelined technique has been adopted for the present design to ensure high throughput. Various architectural design and implementation issues have been discussed. The physical synthesis for ASIC implementation of proposed architecture using Synopsys design compiler(Design Vision) and commercially available 0. 18 μm CMOS yields the core area of 52 mm2and worst case dynamic power of 890 mW at an operating frequency and voltage of 400 MHz and 1.8 V respectively.
引用
收藏
页码:235 / 244
页数:9
相关论文
共 50 条
  • [1] CORDIC-Based VLSI Architecture for Implementing Kaiser-Bessel Window in Real Time Spectral Analysis
    Ray, Kailash Chandra
    Dhar, Anindya Sundar
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2014, 74 (02): : 235 - 244
  • [2] IMPLEMENTATION OF HYPERBOLIC CORDIC-BASED VLSI ARCHITECTURE FOR KAISER-BESSEL WINDOW TECHNIQUES IN SPECTRAL ANALYSIS
    Yamunadevi, T.
    Parmasivam, C.
    2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2015,
  • [3] CORDIC-based unified VLSI architecture for implementing window functions for real time spectral analysis
    Ray, K. C.
    Dhar, A. S.
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2006, 153 (06): : 539 - 544
  • [4] CORDIC-based VLSI architecture for real time implementation of flat top window
    Kumar, Vikas
    Ray, Kailash Chandra
    Kumar, Preetam
    MICROPROCESSORS AND MICROSYSTEMS, 2014, 38 (08) : 1063 - 1071
  • [5] CORDIC-based VLSI Architecture for Implementing CI-OFDM and Its FPGA Prototype
    Kumar, Vikas
    Ray, Kailash Chandra
    Kumar, Preetam
    2016 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURES, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2016,
  • [6] CORDIC-Based High-Speed VLSI Architecture of Transform Model Estimation for Real-Time Imaging
    Chakraborty, Anirban
    Banerjee, Ayan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (01) : 215 - 226
  • [7] A CORDIC-based unified systolic architecture for sliding window applications of discrete transforms
    Kar, DC
    Rao, VVB
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1996, 44 (02) : 441 - 444
  • [8] CORDIC-based Hann windowed sliding DFT architecture for real-time spectrum analysis with bounded error-accumulation
    Kulshreshtha, Tanmai
    Dhar, Anindya S.
    IET CIRCUITS DEVICES & SYSTEMS, 2017, 11 (05) : 487 - 495
  • [9] CORDIC-based FFT Real-time Processing Design and FPGA Implementation
    Tang, Aimei
    Yu, Li
    Han, Fangjian
    Zhang, Zhiqiang
    2016 IEEE 12TH INTERNATIONAL COLLOQUIUM ON SIGNAL PROCESSING & ITS APPLICATIONS (CSPA), 2016, : 233 - 236
  • [10] ASIC architecture for implementing Blackman windowing for real time spectral analysis
    Ray, K. C.
    Dhar, A. S.
    2007 INTERNATIONAL CONFERENCE OF SIGNAL PROCESSING, COMMUNICATIONS AND NETWORKING, VOLS 1 AND 2, 2006, : 388 - +