On the logic performance of bulk junctionless FinFETs

被引:0
|
作者
Monali Sil
Abhijit Mallik
机构
[1] University of Calcutta,Department of Electronic Science
关键词
Logic performance; Junctionless transistor; SOI JL FinFET; Bulk JL FinFET; Rise time; Fall time; Ring oscillator; Frequency of oscillation; 6 T SRAM cell; Static noise margin;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, a one-to-one comparison of the logic performance is made between CMOS circuits built with bulk junctionless (JL) FinFETs and that with SOI JL FinFETs for three different technology nodes as per the ITRS roadmap. For such comparison: (i) the rise time and fall time are evaluated from the transient analysis of a CMOS inverter,(ii) the propagation delay per stage for a three-stage ring oscillator is estimated from its frequency of oscillation, and (iii) the static noise margin of a 6 T SRAM cell is evaluated from its butterfly plot. A three-dimensional numerical device and mixed-mode circuit simulator is used for the performance estimation. CMOS circuits implemented with bulk JL devices are found to have comparable logic performance with their SOI JL counterparts.
引用
收藏
页码:467 / 472
页数:5
相关论文
共 50 条
  • [1] On the logic performance of bulk junctionless FinFETs
    Sil, Monali
    Mallik, Abhijit
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 106 (02) : 467 - 472
  • [2] Device and Circuit Performance Estimation of Junctionless Bulk FinFETs
    Han, Ming-Hung
    Chang, Chun-Yen
    Chen, Hung-Bin
    Cheng, Ya-Chi
    Wu, Yung-Chun
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (06) : 1807 - 1813
  • [3] SIMULATION ON THE PERFORMANCE COMPARISON FOR NANOSCALE SOI AND BULK JUNCTIONLESS FINFETS
    Lee, Cheng-Kuei
    Zhang, Jin-Yu
    Wang, Yan
    2017 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC 2017), 2017,
  • [4] Performance of Ge p-channel junctionless FinFETs for logic applications
    Monali Sil
    Shilpi Guin
    Sk Masum Nawaz
    Abhijit Mallik
    Applied Physics A, 2019, 125
  • [5] Performance Optimization of Bulk Junctionless FinFETs through Work Function Engineering
    Bharathi, R.
    Durga, G.
    Kumar, N. Vinodh
    Nagarajan, KK.
    Srinivasan, R.
    2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014), 2014, : 1291 - 1295
  • [6] Performance of Ge p-channel junctionless FinFETs for logic applications
    Sil, Monali
    Guin, Shilpi
    Nawaz, Sk Masum
    Mallik, Abhijit
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2019, 125 (11):
  • [7] Spacer engineering for performance enhancement of junctionless accumulation-mode bulk FinFETs
    Biswas, Kalyan
    Sarkar, Angsuman
    Sarkar, Chandan Kumar
    IET CIRCUITS DEVICES & SYSTEMS, 2017, 11 (01) : 80 - 88
  • [8] Comparison of Logic Performance of CMOS Circuits Implemented With Junctionless and Inversion-Mode FinFETs
    Guin, Shilpi
    Sil, Monali
    Mallik, Abhijit
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (03) : 953 - 959
  • [9] Investigation of inversion, accumulation and junctionless mode bulk Germanium FinFETs
    Thirunavukkarasu, Vasanthan
    Lee, Jaehyun
    Sadi, Toufik
    Georgiev, Vihar P.
    Lema, Fikru-Adamu
    Soundarapandian, Karuppasamy Pandian
    Jhan, Yi-Ruei
    Yang, Shang-Yi
    Lin, Yu-Ru
    Kurniawan, Erry Dwi
    Wu, Yung-Chun
    Asenov, Asen
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 111 : 649 - 655
  • [10] Fin shape influence on analog and RF performance of junctionless accumulation-mode bulk FinFETs
    Biswas, Kalyan
    Sarkar, Angsuman
    Sarkar, Chandan Kumar
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2018, 24 (05): : 2317 - 2324