Minimally buffered deflection router for spiking neural network hardware implementations

被引:0
|
作者
Junxiu Liu
Dong Jiang
Yuling Luo
Senhui Qiu
Yongchuang Huang
机构
[1] Guangxi Normal University,School of Electronic Engineering
[2] Guangxi Normal University,Guangxi Key Lab of Multi
[3] Guangxi Key Laboratory of Wireless Wideband Communication and Signal Processing,Source Information Mining & Security
来源
关键词
Spiking neural networks; Neuromorphic computing; Networks-on-chip; Deflection routers;
D O I
暂无
中图分类号
学科分类号
摘要
Spiking neural networks (SNNs) have the potential to closely mimic the information processing of biological brains, by using massive neurons that are interconnected in a complex network. Recent researches have considered using electronic hardware circuits to SNN implementations to meet real-time processing requirements. Network-on-Chips (NoCs) have been widely used to develop such SNN circuits as their interconnections can offer stable interconnectivity for neuron communications with high throughput and real-time execution. However, its scalability is limited due to expensive and complex NoC routers which leads to high energy consumption and large area utilization. Therefore, a minimally buffered deflection router (MBDR) is proposed in this work to address the scalability challenge of the hardware SNNs. It employs a deflection router technique to remove most of the inter-buffers and other expensive components of the conventional routers. Moreover, a novel flow controller is developed in MBDR to further reduce power consumption. Compared to existing approaches, experimental results show that based on 90-nm CMOS technology the area and power consumption of the proposed router are reduced by ~ 86% and ~ 88%, respectively. In the meantime, system throughput is maintained at a high level.
引用
收藏
页码:11753 / 11764
页数:11
相关论文
共 50 条
  • [31] FINITE PRECISION ERROR ANALYSIS OF NEURAL NETWORK HARDWARE IMPLEMENTATIONS
    HOLT, JL
    HWANG, JN
    IEEE TRANSACTIONS ON COMPUTERS, 1993, 42 (03) : 281 - 290
  • [32] Hardware Implementation of a Resource-Efficient Router for Multi-Core Spiking Neural Networks
    Sadeghi, Maryam
    Rezaeiyan, Yasser
    Khatiboun, Dario Fernandez
    Moradi, Farshad
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [33] Classification of multivariate data with a spiking neural network on neuromorphic hardware
    Michael Schmuker
    Thomas Pfeil
    Martin P Nawrot
    BMC Neuroscience, 14 (Suppl 1)
  • [34] Hardware implementation of the simplified digital spiking neural network on FPGA
    Lee K.
    Kim Y.
    IEIE Transactions on Smart Processing and Computing, 2019, 8 (05): : 405 - 414
  • [35] Modular Neural Tile Architecture for Compact Embedded Hardware Spiking Neural Network
    Sandeep Pande
    Fearghal Morgan
    Seamus Cawley
    Tom Bruintjes
    Gerard Smit
    Brian McGinley
    Snaider Carrillo
    Jim Harkin
    Liam McDaid
    Neural Processing Letters, 2013, 38 : 131 - 153
  • [36] Modular Neural Tile Architecture for Compact Embedded Hardware Spiking Neural Network
    Pande, Sandeep
    Morgan, Fearghal
    Cawley, Seamus
    Bruintjes, Tom
    Smit, Gerard
    McGinley, Brian
    Carrillo, Snaider
    Harkin, Jim
    McDaid, Liam
    NEURAL PROCESSING LETTERS, 2013, 38 (02) : 131 - 153
  • [37] Hardware aware modeling of mixed-signal spiking neural network
    Chowdhury, Sayma Nowshin
    Shah, Sahil
    2022 20TH IEEE INTERREGIONAL NEWCAS CONFERENCE (NEWCAS), 2022, : 104 - 108
  • [38] Rapid application prototyping for hardware modular spiking neural network architectures
    Pande, Sandeep
    Morgan, Fearghal
    Krewer, Finn
    Harkin, Jim
    McDaid, Liam
    McGinley, Brian
    NEURAL COMPUTING & APPLICATIONS, 2017, 28 (09): : 2767 - 2779
  • [39] Reconfigurable hardware evolution platform for a spiking neural network robotics controller
    Rocke, Patrick
    McGinley, Brian
    Morgan, Fearghal
    Maher, John
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2007, 4419 : 373 - +
  • [40] A Hybrid Spiking Recurrent Neural Network on Hardware for Efficient Emotion Recognition
    Zou, Chenglong
    Cui, Xiaoxin
    Kuang, Yisong
    Wang, Yuan
    Wang, Xinan
    2022 IEEE INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE CIRCUITS AND SYSTEMS (AICAS 2022): INTELLIGENT TECHNOLOGY IN THE POST-PANDEMIC ERA, 2022, : 332 - 335