A very high performance self-biased cascode current mirror for CMOS technology

被引:0
|
作者
Maneesha Gupta
Bhawna Aggarwal
Anil Kumar Gupta
机构
[1] MAIT,
[2] NSIT,undefined
[3] NIT,undefined
[4] Kurukshetra,undefined
关键词
Low voltage; CMOS analog integrated circuits; Cascode current mirror; High swing operation; Self-biased current mirror; Super-cascode technique; Active implementation;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a novel high performance self-biased cascode current mirror (CM) for CMOS technology. The proposed circuit shows a resistance compensated high bandwidth CM operating at low voltages. This circuit uses super cascode configuration to obtain high output impedance required for high performance of CM. Active implementation of passive resistances of the proposed circuit is shown. The simulations of proposed CM are carried out by Mentor Graphics Eldospice based on TSMC 0.18 μm CMOS technology, for input current range of 0–500 μA. A bandwidth of 2.26 GHz, input and output resistances of 679 Ω and 482 MΩ respectively, are obtained with a single supply voltage of −1 V.
引用
收藏
页码:67 / 74
页数:7
相关论文
共 50 条
  • [1] A very high performance self-biased cascode current mirror for CMOS technology
    Gupta, Maneesha
    Aggarwal, Bhawna
    Gupta, Anil Kumar
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 75 (01) : 67 - 74
  • [2] Low voltage high bandwidth self-biased high swing cascode current mirror
    Raj, Nikhil
    Singh, Ashutosh Kumar
    Gupta, Anil Kumar
    [J]. INDIAN JOURNAL OF PURE & APPLIED PHYSICS, 2017, 55 (04) : 245 - 253
  • [3] A self-biased high performance folded cascode CMOS op-amp
    Mandal, P
    Visvanathan, V
    [J]. TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 429 - 434
  • [4] Analysis of low voltage bulk-driven self-biased high swing cascode current mirror
    Aggarwal, Bhawna
    Gupta, Maneesha
    Gupta, A. K.
    [J]. MICROELECTRONICS JOURNAL, 2013, 44 (03) : 225 - 235
  • [5] Low voltage high performance bulk driven quasi-floating gate based self-biased cascode current mirror
    Raj, Nikhil
    Singh, Ashutosh Kumar
    Gupta, Anil Kumar
    [J]. MICROELECTRONICS JOURNAL, 2016, 52 : 124 - 133
  • [6] High-Linearity Self-Biased CMOS Current Buffer
    Alejandro Martinez-Nieto, Javier
    Teresa Sanz-Pascual, Maria
    Medrano-Marques, Nicolas
    Calvo-Lopez, Belen
    Sarmiento-Reyes, Arturo
    [J]. ELECTRONICS, 2018, 7 (12)
  • [7] A 0.011% V LS and-76-dB PSRR Self-Biased CMOS Voltage Reference With Quasi Self-Cascode Current Mirror
    Yu, Kai
    Chen, Jiyang
    Li, Sizhen
    Huang, Mo
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (03) : 1052 - 1056
  • [8] Low-voltage bulk-driven self-biased cascode current mirror with bandwidth enhancement
    Raj, N.
    Singh, A. K.
    Gupta, A. K.
    [J]. ELECTRONICS LETTERS, 2014, 50 (01) : 23 - 24
  • [9] Self-Biased and Tail Current Switching LC-VCO in CMOS Technology
    Fard, Davod Matin
    Charmin, Ashghar
    Azadbakht, Mostafa
    [J]. 2019 IEEE 5TH CONFERENCE ON KNOWLEDGE BASED ENGINEERING AND INNOVATION (KBEI 2019), 2019, : 349 - 351
  • [10] Performance Analysis of Subthreshold Cascode Current Mirror in 130 nm CMOS Technology
    Jayaraman, Balaji
    Bhat, Navakanta
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2009, 5 (04) : 484 - 496