Calibration and Test Time Reduction Techniques for Digitally-Calibrated Designs: an ADC Case Study

被引:0
|
作者
Hsiu-Ming Sherman Chang
Kuan-Yu Lin
Kwang-Ting Tim Cheng
机构
[1] University of California,Electrical and Computer Engineering Department
[2] Industrial Technology Research Institute,SoC Technology Center
来源
关键词
Mixed-signal testing; ADC testing; Digital calibration; Digitally-assisted testing; Least-mean-squared (LMS) adaptation algorithm;
D O I
暂无
中图分类号
学科分类号
摘要
Modern mixed-signal/RF circuits with a digital calibration capability could achieve significant performance improvement through calibration. However, the calibration process often takes a long time—in the order of hundreds of milliseconds or even minutes. As testing such devices would require completion of the calibration process first, lengthy calibration would result in unacceptably long testing time. In this paper, we propose techniques to reduce the calibration time in a production testing environment, thereby reduce the overall testing time for the digitally-calibrated designs. In particular, we propose DfT modifications to accelerate the underlying adaptation algorithms and to terminate the calibration process as soon as it reaches convergence. We discuss the applicability of our techniques to general digitally-calibrated designs and illustrate the details using a case study of a digitally-calibrated pipelined ADC. Simulation results show that, for the target ADC, the proposed technique can achieve, on average, 99.5% reduction in the calibration time, which, in turn, results in a 75% reduction in production test time assuming a typical 300-millisecond testing time for testing the specifications of a calibrated ADC.
引用
收藏
页码:59 / 71
页数:12
相关论文
共 50 条
  • [31] Case Study - The Avengers 3D-Cinematic Techniques and Digitally Created 3D
    Clark, Graham D.
    STEREOSCOPIC DISPLAYS AND APPLICATIONS XXIV, 2013, 8648
  • [32] Lead time reduction through lean techniques on filter drier component by modifying fixture design - Case study
    Siva, R.
    Prabakaran, M.
    Rishikesh, S.
    Kumar, A. Santhosh
    Sangeetha, M.
    MATERIALS TODAY-PROCEEDINGS, 2020, 33 : 2651 - 2655
  • [33] A CMOS 6-Bit 16-GS/s Time-Interleaved ADC Using Digital Background Calibration Techniques
    Huang, Chun-Cheng
    Wang, Chung-Yi
    Wu, Jieh-Tsorng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) : 848 - 858
  • [34] On the limits of machine learning-based test: a calibrated mixed-signal system case study
    Barragan, Manuel J.
    Leger, G.
    Gines, A.
    Peralias, E.
    Rueda, A.
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 79 - 84
  • [35] A CASE STUDY OF SETUP TIME REDUCTION FOR PRODUCT CUSTOMIZATION
    Ramos, Ana Luisa
    Ferreira, Jose Vasconcelos
    Bernardes, Fabio
    EDULEARN16: 8TH INTERNATIONAL CONFERENCE ON EDUCATION AND NEW LEARNING TECHNOLOGIES, 2016, : 3240 - 3248
  • [36] A case study on balanced reduction of time delay systems
    Izumi, T
    Kojima, A
    Ishijima, S
    LINEAR TIME DELAY SYSTEMS (LTDS'98), 1999, : 105 - 110
  • [37] Built-In Self-Diagnosis and Test Time Reduction Techniques for NAND Flash Memories
    Chou, Che-Wei
    Hou, Chih-Sheng
    Li, Jin-Fu
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 260 - 263
  • [38] A 6-bit 2GS/s CMOS Time-Interleaved ADC for Analysis of Mixed-Signal Calibration Techniques
    Reyes, Benjamin T.
    Tealdi, Lucas
    Paulina, German
    Labat, Emanuel
    Sanchez, Raul
    Mandolesi, Pablo S.
    Hueda, Mario R.
    2014 IEEE 5TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2014,
  • [39] A 2GS/s 6-bit CMOS time-interleaved ADC for analysis of mixed-signal calibration techniques
    Reyes, Benjamin T.
    Paulina, German
    Sanchez, Raul
    Mandolesi, Pablo S.
    Hueda, Mario R.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 85 (01) : 3 - 16
  • [40] A 2GS/s 6-bit CMOS time-interleaved ADC for analysis of mixed-signal calibration techniques
    Benjamín T. Reyes
    German Paulina
    Raúl Sanchez
    Pablo S. Mandolesi
    Mario R. Hueda
    Analog Integrated Circuits and Signal Processing, 2015, 85 : 3 - 16