High Performance Reconfigurable FIR Filter Architecture Using Optimized Multiplier

被引:0
|
作者
J. L. Mazher Iqbal
S. Varadarajan
机构
[1] Rajalakshmi Engineering College,Department of Electronics and Communication Engineering
[2] Sri Venkateswara University College of Engineering,Department of Electronics and Communication Engineering
关键词
Constant shift method; Reconfigurability; Low complexity; Multiplier block; Processing element; Software defined radio;
D O I
暂无
中图分类号
学科分类号
摘要
In mobile communication systems and multimedia applications, need for efficient reconfigurable digital finite impulse response (FIR) filters has been increasing tremendously because of the advantage of less area, low cost, low power and high speed of operation. This article presents a near optimum low- complexity, reconfigurable digital FIR filter architecture based on computation sharing multipliers (CSHM), constant shift method (CSM) and modified binary-based common sub-expression elimination (BCSE) method for different word-length filter coefficients. The CSHM identifies common computation steps and reuses them for different multiplications. The proposed reconfigurable FIR filter architecture reduces the adders cost and operates at high speed for low-complexity reconfigurable filtering applications such as channelization, channel equalization, matched filtering, pulse shaping, video convolution functions, signal preconditioning, and various other communication applications. The proposed architecture has been implemented and tested on a Virtex 2 xc2vp2-6fg256 field-programmable gate array (FPGA) with a precision of 8-bits, 12-bits, and 16-bits filter coefficients. The proposed novel reconfigurable FIR filter architecture using dynamically reconfigurable multiplier block offers good area and speed improvement compared to existing reconfigurable FIR filter implementations.
引用
下载
收藏
页码:663 / 682
页数:19
相关论文
共 50 条
  • [21] Reconfigurable Architecture of a Pulse Shaping FIR Filter for Multistandard DUC
    Thomas, Sneha Mariam
    Indu, S.
    2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2017, : 885 - 890
  • [22] IMPLEMENTATION OF AREA EFFICIENT MULTIPLIER AND ADDER ARCHITECTURE IN DIGITAL FIR FILTER
    Srividya
    IIOAB JOURNAL, 2016, 7 (02) : 3 - 8
  • [23] A high performance multiplier and its application to an FIR filter dedicated to digital video transmission
    Okada, K
    Morikawa, S
    Takeuchi, S
    Shirakawa, I
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1996, E79A (12) : 2106 - 2111
  • [24] FPGA Based performance analysis of multiplier policies for FIR filter
    Pathan, Aneela
    Memon, Tayab D.
    Keerio, Sharmeen
    Kalwar, Imtiaz Hussain
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, : 17 - 20
  • [25] Design of FIR Filter Using High Speed Wallace Tree Multiplier with Fast Adders
    Kavitha, A.
    Priya, S. Suvathi
    Naveena, S.
    Vijiyaprabha, B.
    Prasheetha, S.
    BIOSCIENCE BIOTECHNOLOGY RESEARCH COMMUNICATIONS, 2020, 13 (03): : 193 - 196
  • [26] Low delay-High compact FIR filter using Reduced Wallace Multiplier
    Gnanasekaran, M.
    Manikandan, M.
    SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 400 - 404
  • [27] A reconfigurable digital multiplier architecture
    Mokrian, P
    Ahmadi, M
    Jullien, G
    Miller, WC
    CCECE 2003: CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, PROCEEDINGS: TOWARD A CARING AND HUMANE TECHNOLOGY, 2003, : 125 - 128
  • [28] FPGA IMPLEMENTATION OF HIGH SPEED VEDIC MULTIPLIER USING CSLA FOR PARALLEL FIR ARCHITECTURE
    Naaz, Amina S.
    Pradeep, M. N.
    Bhairannawar, Satish
    Halvi, Srinivas
    2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [29] Design of FIR Filter Using Reconfigurable MAC Unit
    Deepika
    Goel, Nidhi
    2016 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2016, : 312 - 315
  • [30] Reconfigurable FIR Filter Using Distributed Arithmetic on FPGAs
    Kumm, Martin
    Moeller, Konrad
    Zipf, Peter
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2058 - 2061