High Performance Reconfigurable FIR Filter Architecture Using Optimized Multiplier

被引:0
|
作者
J. L. Mazher Iqbal
S. Varadarajan
机构
[1] Rajalakshmi Engineering College,Department of Electronics and Communication Engineering
[2] Sri Venkateswara University College of Engineering,Department of Electronics and Communication Engineering
关键词
Constant shift method; Reconfigurability; Low complexity; Multiplier block; Processing element; Software defined radio;
D O I
暂无
中图分类号
学科分类号
摘要
In mobile communication systems and multimedia applications, need for efficient reconfigurable digital finite impulse response (FIR) filters has been increasing tremendously because of the advantage of less area, low cost, low power and high speed of operation. This article presents a near optimum low- complexity, reconfigurable digital FIR filter architecture based on computation sharing multipliers (CSHM), constant shift method (CSM) and modified binary-based common sub-expression elimination (BCSE) method for different word-length filter coefficients. The CSHM identifies common computation steps and reuses them for different multiplications. The proposed reconfigurable FIR filter architecture reduces the adders cost and operates at high speed for low-complexity reconfigurable filtering applications such as channelization, channel equalization, matched filtering, pulse shaping, video convolution functions, signal preconditioning, and various other communication applications. The proposed architecture has been implemented and tested on a Virtex 2 xc2vp2-6fg256 field-programmable gate array (FPGA) with a precision of 8-bits, 12-bits, and 16-bits filter coefficients. The proposed novel reconfigurable FIR filter architecture using dynamically reconfigurable multiplier block offers good area and speed improvement compared to existing reconfigurable FIR filter implementations.
引用
下载
收藏
页码:663 / 682
页数:19
相关论文
共 50 条
  • [1] High Performance Reconfigurable FIR Filter Architecture Using Optimized Multiplier
    Iqbal, J. L. Mazher
    Varadarajan, S.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2013, 32 (02) : 663 - 682
  • [2] AN OPTIMIZED ARCHITECTURE FOR DYNAMIC RECONFIGURABLE FIR FILTER IN SPEECH PROCESSING
    Padmapriya, S.
    Prabha, V. Lakshmi
    MALAYSIAN JOURNAL OF COMPUTER SCIENCE, 2018, 31 (02) : 155 - 174
  • [3] A High-Performance FIR Filter Architecture for Fixed and Reconfigurable Applications
    Mohanty, Basant Kumar
    Meher, Pramod Kumar
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (02) : 444 - 452
  • [4] Reconfigurable RNS FIR Filter Using Higher Radix Multiplier
    Pari, J. Britto
    Rani, S. P. Joy Vasantha
    ADVANCES IN COMPUTING AND INFORMATION TECHNOLOGY, VOL 3, 2013, 178 : 563 - 570
  • [5] The multiplier tree FIR filter architecture
    Carreira, A
    Fox, TW
    2003 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2003, : 447 - 450
  • [6] High Performance, Low Power Architecture of 5-stage FIR Filter using Modified Montgomery Multiplier
    Thanmai, T.
    Ravindra, J. V. R.
    2020 25TH INTERNATIONAL CONFERENCE ON APPLIED ELECTRONICS (AE), 2020, : 163 - 167
  • [7] SURVEY ON RECONFIGURABLE FIR FILTER ARCHITECTURE
    Dinesh, P. S.
    Manikandan, M.
    2017 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2017,
  • [8] Performance Analysis of FIR filter using Booth Multiplier
    Kumar, D. Jaya
    Logashanmugam, E.
    SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 414 - 417
  • [9] Reconfigurable architecture of RNS based high speed FIR filter
    Pari, J. Britto
    Rani, S. P. Joy Vasantha
    INDIAN JOURNAL OF ENGINEERING AND MATERIALS SCIENCES, 2014, 21 (02) : 233 - 240
  • [10] A Reconfigurable High-speed Spiral FIR Filter Architecture
    Figuli, Shalina Percy Delicia
    Figuli, Peter
    Becker, Juergen
    2017 40TH INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING (TSP), 2017, : 532 - 537