Vlsi Array Architectures for Pyramid Vector Quantization

被引:0
|
作者
Bongjin Jung
Wayne P. Burleson
机构
[1] Digital Semiconductor Co.,Department of Electrical and Computer Engineering
[2] University of Massachusetts,undefined
关键词
Parallel Algorithm; Clock Cycle; Dependency Graph; Decode Algorithm; Array Processor;
D O I
暂无
中图分类号
学科分类号
摘要
We present parallel algorithms and array architectures for pyramid vector quantization (PVQ) [1] for use in image coding in low-power wireless systems. PVQ presents an alternative to other quantization methods which is especially suitable for symmetric peer-to-peer communications like video-conferencing. But, both the encoding and decoding algorithms have data-dependent iteration bounds and data-dependent dependencies which prevent efficient parallelization of the algorithms for either hardware or software implementations. We perform an algorithmic transformation [2] to convert the data-dependent regular algorithms to equivalent data-independent algorithms. The resulting regular algorithms exhibit modular and regular structures with minimal control overhead; hence, they are well suited for VLSI array implementation in ASIC or FPGA technologies. Based on our parallel algorithms and systematic design methodologies [3], we develop linear array architectures. Both encoder and decoder architectures consist of L identical processors with local interconnections and provide O(L) speed-up over a sequential implementation, where L is the dimension of a vector. The architectures achieve 100% processor utilization and permit power savings through early completion. A combined encoder-decoder architecture is also presented.
引用
收藏
页码:141 / 154
页数:13
相关论文
共 50 条
  • [1] VLSI array architectures for Pyramid vector quantization
    Jung, BJ
    Burleson, W
    VLSI SIGNAL PROCESSING, IX, 1996, : 349 - 358
  • [2] VLSI array architectures for pyramid vector quantization
    Jung, BJ
    Burleson, WP
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1998, 18 (02): : 141 - 154
  • [3] VLSI ARCHITECTURES FOR VECTOR QUANTIZATION
    YAN, M
    MCCANNY, JV
    HU, Y
    JOURNAL OF VLSI SIGNAL PROCESSING, 1995, 10 (01): : 5 - 23
  • [4] VLSI architectures for vector quantization
    Lafage, Anne
    Jutand, Francis
    International Workshop on Algorithms and Parallel VLSI Architectures, 1991,
  • [5] Concurrent VLSI architectures for vector quantization
    Ancona, F
    Zunino, R
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 2076 - 2079
  • [6] VLSI IMPLEMENTATION OF VECTOR QUANTIZATION
    JOU, IC
    LIN, KL
    CA-DSP 89, VOLS 1 AND 2: 1989 INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SIGNAL PROCESSING, 1989, : 530 - 535
  • [7] Fast algorithm for pyramid vector quantization
    Mohorko, J
    Planinsic, P
    Cucej, Z
    IEEE SIGNAL PROCESSING LETTERS, 2001, 8 (04) : 103 - 105
  • [8] SYSTOLIC ARCHITECTURES FOR VECTOR QUANTIZATION
    DAVIDSON, GA
    CAPPELLO, PR
    GERSHO, A
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1988, 36 (10): : 1651 - 1664
  • [9] Parallel architectures for vector quantization
    Ancona, F
    Rovetta, S
    Zunino, R
    1997 IEEE INTERNATIONAL CONFERENCE ON NEURAL NETWORKS, VOLS 1-4, 1997, : 899 - 903
  • [10] Analog vector quantization VLSI circuit
    Novaro, Andrea
    Rimassa, Luca
    Rovetta, Stefano
    Zunino, Rodolfo
    Alta Frequenza Rivista Di Elettronica, 1998, 10 (05): : 54 - 57