A High-Speed VLSI Architecture for Motion Estimation Using Modified Adaptive Rood Pattern Search Algorithm

被引:0
|
作者
Baishik Biswas
Rohan Mukherjee
Indrajit Chakrabarti
Pranab Kumar Dutta
Ajoy Kumar Ray
机构
[1] Indian Institute of Technology Kharagpur,Department of Electronics and Electrical Communication Engineering
[2] Indian Institute of Technology Kharagpur,Department of Electrical Engineering
关键词
VLSI architecture; FPGA; Motion Estimation; Modified Adaptive Rood Pattern Search; Interleaved memory;
D O I
暂无
中图分类号
学科分类号
摘要
The paper presents an efficient VLSI architecture for fast Motion Estimation in video codec using modified Adaptive Rood Pattern Search Algorithm. The proposed architecture uses an interleaved memory arrangement and an early check technique to compute the Sum of Absolute Differences. The proposed design can process High Definition (1080p) video frames in real time while optimizing the hardware area. The architecture has been implemented in verilog HDL and mapped to 45 nm FPGA. It uses only 6.8K gates for the implementation of the datapath and the controller. It achieves a maximum frequency of 120 MHz. However, working at 100 MHz, it is able to process 60 HD (1920×1080\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$1920\times 1080$$\end{document}) frames per second while consuming 39 mW of power. The proposed architecture achieves premium speed with an optimum power and area requirements and can be suitably incorporated in light-weight video-intensive devices like smart-phones, tablet computers.
引用
收藏
页码:4548 / 4567
页数:19
相关论文
共 50 条
  • [31] Correlation Based Rood Pattern Search (CBRPS) for Motion Estimation in Video Processing
    Choudhury, Hussain Ahmed
    Sinha, Nidul
    Saikia, Monjul
    [J]. JOURNAL OF INTELLIGENT & FUZZY SYSTEMS, 2019, 36 (06) : 5989 - 5999
  • [32] High Performance VLSI Design of Diamond Search Algorithm for Fast Motion Estimation
    Mukherjee, Rohan
    Mahajan, Vikrant
    Dhar, Anindya Sundar
    Chakrabarti, Indrajit
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (09)
  • [33] VLSI ARCHITECTURES FOR HIGH-SPEED RANGE ESTIMATION
    SASTRY, R
    RANGANATHAN, N
    JAIN, RC
    [J]. IEEE TRANSACTIONS ON PATTERN ANALYSIS AND MACHINE INTELLIGENCE, 1995, 17 (09) : 894 - 899
  • [34] An efficient VLSI architecture for fast motion estimation by hybridizing parallel spiral and adaptive threshold star diamond search algorithm-based search algorithm in HEVC
    Satheeskumar, R.
    Raghavaiah, Bonam
    Geerthik, S.
    Kumar, T. Senthil
    Shajin, Francis H.
    Rajesh, P.
    [J]. CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2024, 36 (01):
  • [35] ULTRASOUND SPECKLE NOISE REDUCTION BASED ON MOTION COMPOUNDING USING OPTIMIZED ADAPTIVE ROOD PATTERN SEARCH
    Elnokrashy, Ahmed F.
    [J]. PROCEEDINGS OF 2019 36TH NATIONAL RADIO SCIENCE CONFERENCE (NRSC), 2019, : 227 - 233
  • [36] VLSI architecture for full search bock matching motion estimation
    Zheng, Zhaoqing
    Sang, Hongshi
    Fu, Shengmeng
    Shen, Xubang
    [J]. Guti Dianzixue Yanjiu Yu Jinzhan/Research and Progress of Solid State Electronics, 2007, 27 (03): : 397 - 401
  • [37] High-speed VLSI architectures for the AES algorithm
    Zhang, XM
    Parhi, KK
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (09) : 957 - 967
  • [38] High Speed VLSI Architecture for Squaring Algorithm Using Retiming Approach
    Jalaja, S.
    Prakash, Vijaya A. M.
    [J]. 2013 THIRD INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING AND COMMUNICATIONS (ICACC 2013), 2013, : 233 - 238
  • [39] Fast motion estimation algorithm using adaptive search technique
    Li, Bo
    Tu, Ya-Ming
    [J]. 2001, Beijing University of Aeronautics and Astronautics (BUAA) (27):
  • [40] A High Performance VLSI Architecture for Fast Two-Step Search Algorithm for Sub-Pixel Motion Estimation
    Chatterjee, Sumit K.
    Chakrabarti, Indrajit
    [J]. 2009 INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES, 2009, : 205 - 208